![Texas Instruments AM1808 Technical Reference Manual Download Page 38](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558038.webp)
38
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
List of Figures
19-11. Timing Waveform of an Asynchronous Write Cycle in Normal Mode
..............................................
19-12. Timing Waveform of an Asynchronous Read Cycle in Select Strobe Mode
......................................
19-13. Timing Waveform of an Asynchronous Write Cycle in Select Strobe Mode
......................................
19-14. EMIFA to NAND Flash Interface
........................................................................................
19-15. ECC Value for 8-Bit NAND Flash
.......................................................................................
19-16. EMIFA Reset Block Diagram
............................................................................................
19-17. EMIFA PSC Block Diagram
.............................................................................................
19-18. Example Configuration Interface
........................................................................................
19-19. SDRAM Timing Register (SDTIMR)
....................................................................................
19-20. SDRAM Self Refresh Exit Timing Register (SDSRETR)
............................................................
19-21. SDRAM Refresh Control Register (SDRCR)
..........................................................................
19-22. SDRAM Configuration Register (SDCR)
...............................................................................
19-23. Timing Waveform of an ASRAM Read
................................................................................
19-24. Timing Waveform of an ASRAM Write
................................................................................
19-25. Timing Waveform of an ASRAM Read with PCB Delays
............................................................
19-26. Timing Waveform of an ASRAM Write with PCB Delays
............................................................
19-27. Timing Waveform of a NAND Flash Read
............................................................................
19-28. Timing Waveform of a NAND Flash Command Write
...............................................................
19-29. Timing Waveform of a NAND Flash Address Write
.................................................................
19-30. Timing Waveform of a NAND Flash Data Write
.....................................................................
19-31. Module ID Register (MIDR)
..............................................................................................
19-32. Asynchronous Wait Cycle Configuration Register (AWCCR)
.......................................................
19-33. SDRAM Configuration Register (SDCR)
...............................................................................
19-34. SDRAM Refresh Control Register (SDRCR)
..........................................................................
19-35. Asynchronous
n
Configuration Register (CE
n
CFG)
..................................................................
19-36. SDRAM Timing Register (SDTIMR)
....................................................................................
19-37. SDRAM Self Refresh Exit Timing Register (SDSRETR)
............................................................
19-38. EMIFA Interrupt Raw Register (INTRAW)
.............................................................................
19-39. EMIFA Interrupt Mask Register (INTMSK)
............................................................................
19-40. EMIFA Interrupt Mask Set Register (INTMSKSET)
..................................................................
19-41. EMIFA Interrupt Mask Clear Register (INTMSKCLR)
................................................................
19-42. NAND Flash Control Register (NANDFCR)
...........................................................................
19-43. NAND Flash Status Register (NANDFSR)
............................................................................
19-44. NAND Flash
n
ECC Register (NANDF
n
ECC)
........................................................................
19-45. NAND Flash 4-Bit ECC LOAD Register (NAND4BITECCLOAD)
..................................................
19-46. NAND Flash 4-Bit ECC Register 1 (NAND4BITECC1)
..............................................................
19-47. NAND Flash 4-Bit ECC Register 2 (NAND4BITECC2)
..............................................................
19-48. NAND Flash 4-Bit ECC Register 3 (NAND4BITECC3)
..............................................................
19-49. NAND Flash 4-Bit ECC Register 4 (NAND4BITECC4)
..............................................................
19-50. NAND Flash 4-Bit ECC Error Address Register 1 (NANDERRADD1)
.............................................
19-51. NAND Flash 4-Bit ECC Error Address Register 2 (NANDERRADD2)
.............................................
19-52. NAND Flash 4-Bit ECC Error Value Register 1 (NANDERRVAL1)
................................................
19-53. NAND Flash 4-Bit ECC Error Value Register 2 (NANDERRVAL2)
................................................
20-1.
GPIO Block Diagram
.....................................................................................................
20-2.
Revision ID Register (REVID)
...........................................................................................
20-3.
GPIO Interrupt Per-Bank Enable Register (BINTEN)
................................................................
20-4.
GPIO Banks 0 and 1 Direction Register (DIR01)
.....................................................................
20-5.
GPIO Banks 2 and 3 Direction Register (DIR23)
.....................................................................
20-6.
GPIO Banks 4 and 5 Direction Register (DIR45)
.....................................................................