Registers
903
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
External Memory Interface A (EMIFA)
19.4.4 SDRAM Refresh Control Register (SDRCR)
The SDRAM refresh control register (SDRCR) is used to configure the rate at which connected SDRAM
devices will be automatically refreshed by the EMIFA. Refer to
on the refresh controller
for more details. The SDRCR is shown in
and described in
Figure 19-34. SDRAM Refresh Control Register (SDRCR)
31
16
Reserved
R-0
15
13
12
0
Reserved
RR
R-0
R/W-4E2h
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 19-52. SDRAM Refresh Control Register (SDRCR) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reserved. The reserved bit location is always read as 0. If writing to this field, always write the
default value of 0.
12-0
RR
0-1FFFh
Refresh Rate. This field is used to define the SDRAM refresh period in terms of EMA_CLK cycles.
Writing a value < 0x0020 to this field will cause it to be loaded with (2 × T_RFC) + 1 value from the
SDRAM timing register (SDTIMR).