uPP
DATA pins
I/O Channel A
DMA Channel I
Memory
uPP
DATA pins
I/O Channel A
DMA Channel I
Memory
MMR
Transmit
Clock Divider
MMR
MMR
Buffer
Receive
Buffer
Clock Divider
CLOCK pin
ENABLE pin
START pin
WAIT pin
DATA pins
Channel A
Channel B
64-bit
Data bus
32-bit
Configuration
bus
Interrupt
to CPU
Transmit clock
uPP
Internal External
CLOCK pin
ENABLE pin
START pin
WAIT pin
DATA pins
DMA
Introduction
1536
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Universal Parallel Port (uPP)
Figure 32-1. uPP Functional Block Diagram
Figure 32-2. Data Flow for Single-Channel Receive Mode
Figure 32-3. Data Flow for Single-Channel Transmit Mode