Registers
702
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Enhanced Direct Memory Access (EDMA3) Controller
17.4.3.6.11 Destination FIFO Set Source Address B-Reference Register (DFSRCBREF)
The destination FIFO set source address B-reference register (DFSRCBREF) is shown in
and described in
Figure 17-101. Destination FIFO Set Source Address B-Reference Register (DFSRCBREF)
31
0
SADDRBREF
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 17-84. Destination FIFO Set Source Address B-Reference Register (DFSRCBREF)
Field Descriptions
Bit
Field
Value
Description
31-0
SADDRBREF
0
Not applicable. Always Read as 0.
17.4.3.6.12 Destination FIFO Set Destination Address B-Reference (DFDSTBREF)
The destination FIFO set destination address B-reference register (DFDSTBREF) is shown in
and described in
Figure 17-102. Destination FIFO Set Destination Address B-Reference Register (DFDSTBREF)
31
0
DADDRBREF
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 17-85. Destination FIFO Set Destination Address B-Reference Register (DFDSTBREF)
Field Descriptions
Bit
Field
Value
Description
31-0
DADDRBREF
0-FFFF FFFFh
Destination address reference for the destination FIFO register set. Represents the starting
address for the array currently being written.