Registers
417
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
DDR2/mDDR Memory Controller
Performance Counter Time Register (PCT)
The performance counter time register (PCT) is shown in
and described in
.
Figure 14-31. Performance Counter Time Register (PCT)
31
0
TOTAL_TIME
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 14-35. Performance Counter Time Register (PCT) Field Description
Bit
Field
Value
Description
31-0
TOTAL_TIME
0-FFFF FFFFh
32-bit counter that continuously counts number for DDR_CLK cycles elapsed after the
DDR2/mDDR memory controller is brought out of reset.
14.4.12 DDR PHY Reset Control Register (DRPYRCR)
The DDR PHY reset control register (DRPYRCR) is used to reset the DDR PHY. The DRPYRCR is shown
in
and described in
.
Figure 14-32. DDR PHY Reset Control Register (DRPYRCR)
31
16
Reserved
R-0
15
11
10
9
0
Reserved
RESET_PHY
Reserved
R-04h
R/W-0
R-091h
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 14-36. DDR PHY Reset Control Register (DRPYRCR)
Bit
Field
Value
Description
31-11
Reserved
0000 04h
Always write the default value to these bits.
10
RESET_PHY
Reset DDR PHY.
0
No effect.
1
Resets DDR PHY.
9-0
Reserved
091h
Always write the default value to these bits.