![Texas Instruments AM1808 Technical Reference Manual Download Page 1750](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581750.webp)
Registers
1750
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Universal Serial Bus 2.0 (USB) Controller
34.4.80 Queue Manager Free Descriptor/Buffer Starvation Count Register 3 (FDBSC3)
The free descriptor/buffer queue starvation count register 3 (FDBSC3) provides statistics about how many
starvation events are occurring on the receive free descriptor/buffer queues. It does not support byte
accesses. The free descriptor/buffer queue starvation count register 3 (FDBSC3) is shown in
and described in
.
Figure 34-106. Queue Manager Free Descriptor/Buffer Starvation Count Register 3 (FDBSC3)
31
24
23
16
FDBQ15_STARVE_CNT
FDB14_STARVE_CNT
RC-0
RC-0
15
8
7
0
FDBQ13_STARVE_CNT
FDBQ12_STARVE_CNT
RC-0
RC-0
LEGEND: RC = Cleared on read; -
n
= value after reset
Table 34-110. Queue Manager Free Descriptor/Buffer Starvation Count Register 3 (FDBSC3)
Field Descriptions
Bit
Field
Value
Description
31-24
FDBQ15_STARVE_CNT
0-FFh
This field increments each time the Free Descriptor/Buffer Queue 15 is read while it is
empty. This field is cleared when read.
23-16
FDBQ14_STARVE_CNT
0-FFh
This field increments each time the Free Descriptor/Buffer Queue 14 is read while it is
empty. This field is cleared when read.
15-8
FDBQ13_STARVE_CNT
0-FFh
This field increments each time the Free Descriptor/Buffer Queue 13 is read while it is
empty. This field is cleared when read.
7-0
FDBQ12_STARVE_CNT
0-FFh
This field increments each time the Free Descriptor/Buffer Queue 12 is read while it is
empty. This field is cleared when read.
34.4.81 Queue Manager Linking RAM Region 0 Base Address Register (LRAM0BASE)
The queue manager linking RAM region 0 base address register (LRAM0BASE) sets the base address for
the first portion of the Linking RAM. This address must be 32-bit aligned. It is used by the Queue Manager
to calculate the 32-bit linking address for a given descriptor index. It does not support byte accesses. The
queue manager linking RAM region 0 base address register (LRAM0BASE) is shown in
and
described in
.
Figure 34-107. Queue Manager Linking RAM Region 0 Base Address Register (LRAM0BASE)
31
0
REGION0_BASE
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
Table 34-111. Queue Manager Linking RAM Region 0 Base Address Register (LRAM0BASE)
Field Descriptions
Bit
Field
Value
Description
31-0
REGION0_BASE
0-FFFF FFFFh
This field stores the base address for the first region of the linking RAM. This may be
anywhere in 32-bit address space but would be typically located in on-chip memory.