Registers
648
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Enhanced Direct Memory Access (EDMA3) Controller
Table 17-23. EDMA3 Channel Controller (EDMA3CC) Registers (continued)
Offset
Acronym
Register Description
Section
Global Channel Registers
1000h
ER
Event Register
1008h
ECR
Event Clear Register
1010h
ESR
Event Set Register
1018h
CER
Chained Event Register
1020h
EER
Event Enable Register
1028h
EECR
Event Enable Clear Register
1030h
EESR
Event Enable Set Register
1038h
SER
Secondary Event Register
1040h
SECR
Secondary Event Clear Register
1050h
IER
Interrupt Enable Register
1058h
IECR
Interrupt Enable Clear Register
1060h
IESR
Interrupt Enable Set Register
1068h
IPR
Interrupt Pending Register
1070h
ICR
Interrupt Clear Register
1078h
IEVAL
Interrupt Evaluate Register
1080h
QER
QDMA Event Register
1084h
QEER
QDMA Event Enable Register
1088h
QEECR
QDMA Event Enable Clear Register
108Ch
QEESR
QDMA Event Enable Set Register
1090h
QSER
QDMA Secondary Event Register
1094h
QSECR
QDMA Secondary Event Clear Register
Shadow Region 0 Channel Registers
2000h
ER
Event Register
—
2008h
ECR
Event Clear Register
—
2010h
ESR
Event Set Register
—
2018h
CER
Chained Event Register
—
2020h
EER
Event Enable Register
—
2028h
EECR
Event Enable Clear Register
—
2030h
EESR
Event Enable Set Register
—
2038h
SER
Secondary Event Register
—
2040h
SECR
Secondary Event Clear Register
—
2050h
IER
Interrupt Enable Register
—
2058h
IECR
Interrupt Enable Clear Register
—
2060h
IESR
Interrupt Enable Set Register
—
2068h
IPR
Interrupt Pending Register
—
2070h
ICR
Interrupt Clear Register
—
2078h
IEVAL
Interrupt Evaluate Register
—
2080h
QER
QDMA Event Register
—
2084h
QEER
QDMA Event Enable Register
—
2088h
QEECR
QDMA Event Enable Clear Register
—
208Ch
QEESR
QDMA Event Enable Set Register
—
2090h
QSER
QDMA Secondary Event Register
—
2094h
QSECR
QDMA Secondary Event Clear Register
—