Registers
1695
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Universal Serial Bus 2.0 (USB) Controller
34.4.3 Status Register (STATR)
The status register (STATR) allows the CPU to check various aspects of the module. The STATR is
shown in
and described in
.
Figure 34-29. Status Register (STATR)
31
16
Reserved
R-0
15
1
0
Reserved
DRVVBUS
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 34-33. Status Register (STATR) Field Descriptions
Bit
Field
Value
Description
31-1
Reserved
0
Reserved
0
DRVVBUS
Current DRVVBUS value.
0
DRVVBUS value is logic 0.
1
DRVVBUS value is logic 1.
34.4.4 Emulation Register (EMUR)
The emulation register (EMUR) allows the CPU to configure the CBA 3.0 emulation interface. The EMUR
is shown in
and described in
Figure 34-30. Emulation Register (EMUR)
31
16
Reserved
R-0
15
3
2
1
0
Reserved
RT_SEL
SOFT
FREERUN
R-0
R/W-0
R/W-1
R/W-1
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 34-34. Emulation Register (EMUR) Field Descriptions
Bit
Field
Value
Description
31-3
Reserved
0
Reserved
2
RT_SEL
Real-time enable
0
Enable
1
No effect
1
SOFT
Soft stop
0
No effect
1
Soft stop enable
0
FREERUN
Free run
0
No effect
1
Free run enable