ICXSR
ICDXR
ICRSR
ICDRR
Clock
synchronizer
Prescaler
Noise filters
Arbitrator
I2C INT
ICREVT
Peripheral data bus
Interrupt
to CPU
Sync events to
EDMA controller
I2Cx_SDA
I2Cx_SCL
Control/status
registers
CPU
EDMA
I2C peripheral
ICXEVT
Introduction
989
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Inter-Integrated Circuit (I2C) Module
22.1.3 Functional Block Diagram
A block diagram of the I2C peripheral is shown in
. Refer to
for detailed
information about the architecture of the I2C peripheral.
Figure 22-1. I2C Peripheral Block Diagram
22.1.4 Industry Standard(s) Compliance Statement
The I2C peripheral is compliant with the Philips Semiconductors Inter-IC bus (I2C-bus) specification
version 2.1.