Registers
403
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
DDR2/mDDR Memory Controller
14.4 Registers
lists the memory-mapped registers for the DDR2/mDDR memory controller. Note that the
VTP IO control register (VTPIO_CTL) resides in the System Configuration Module.
(1)
This register resides in the register space of the System Configuration (SYSCFG) Module. It is listed in the register space of the
DDR2/mDDR controller because it is applicable to the DDR2/mDDR controller.
Table 14-21. DDR2/mDDR Memory Controller Registers
Address Offset
Acronym
Register Description
Section
0h
REVID
Revision ID Register
4h
SDRSTAT
SDRAM Status Register
8h
SDCR
SDRAM Configuration Register
Ch
SDRCR
SDRAM Refresh Control Register
10h
SDTIMR1
SDRAM Timing Register 1
14h
SDTIMR2
SDRAM Timing Register 2
1Ch
SDCR2
SDRAM Configuration Register 2
20h
PBBPR
Peripheral Bus Burst Priority Register
40h
PC1
Performance Counter 1 Register
44h
PC2
Performance Counter 2 Register
48h
PCC
Performance Counter Configuration Register
4Ch
PCMRS
Performance Counter Master Region Select Register
50h
PCT
Performance Counter Time Register
60h
DRPYRCR
DDR PHY Reset Control Register
C0h
IRR
Interrupt Raw Register
C4h
IMR
Interrupt Masked Register
C8h
IMSR
Interrupt Mask Set Register
CCh
IMCR
Interrupt Mask Clear Register
E4h
DRPYC1R
DDR PHY Control Register 1
01E2 C000h
(1)
VTPIO_CTL
VTP IO Control Register
01E2 C004h
(1)
DDR_SLEW
DDR Slew Register
Revision ID Register (REVID)
The revision ID register (REVID) contains the current revision ID for the DDR2/mDDR memory controller.
The REVID is shown in
and described in
.
Figure 14-19. Revision ID Register (REVID)
31
0
REV
R-4031 1B1Fh
LEGEND: R = Read only; -
n
= value after reset
Table 14-22. Revision ID Register (REVID) Field Descriptions
Bit
Field
Value
Description
31-0
REV
4031 1B1Fh
Revision ID value of the DDR2/mDDR memory controller.