29
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
List of Figures
11-8.
System Interrupt Status Indexed Clear Register (SICR)
............................................................
11-9.
System Interrupt Enable Indexed Set Register (EISR)
..............................................................
11-10. System Interrupt Enable Indexed Clear Register (EICR)
............................................................
11-11. Host Interrupt Enable Indexed Set Register (HEISR)
................................................................
11-12. Host Interrupt Enable Indexed Clear Register (HIEICR)
............................................................
11-13. Vector Base Register (VBR)
.............................................................................................
11-14. Vector Size Register (VSR)
.............................................................................................
11-15. Vector Null Register (VNR)
..............................................................................................
11-16. Global Prioritized Index Register (GPIR)
..............................................................................
11-17. Global Prioritized Vector Register (GPVR)
............................................................................
11-18. System Interrupt Status Raw/Set Register 1 (SRSR1)
..............................................................
11-19. System Interrupt Status Raw/Set Register 2 (SRSR2)
..............................................................
11-20. System Interrupt Status Raw/Set Register 3 (SRSR3)
..............................................................
11-21. System Interrupt Status Raw/Set Register 4 (SRSR4)
..............................................................
11-22. System Interrupt Status Enabled/Clear Register 1 (SECR1)
.......................................................
11-23. System Interrupt Status Enabled/Clear Register 2 (SECR2)
.......................................................
11-24. System Interrupt Status Enabled/Clear Register 3 (SECR3)
.......................................................
11-25. System Interrupt Status Enabled/Clear Register 4 (SECR4)
.......................................................
11-26. System Interrupt Enable Set Register 1 (ESR1)
......................................................................
11-27. System Interrupt Enable Set Register 2 (ESR2)
......................................................................
11-28. System Interrupt Enable Set Register 3 (ESR3)
......................................................................
11-29. System Interrupt Enable Set Register 4 (ESR4)
......................................................................
11-30. System Interrupt Enable Clear Register 1 (ECR1)
...................................................................
11-31. System Interrupt Enable Clear Register 2 (ECR2)
...................................................................
11-32. System Interrupt Enable Clear Register 3 (ECR3)
...................................................................
11-33. System Interrupt Enable Clear Register 4 (ECR4)
...................................................................
11-34. Channel Map Registers (CMR
n
)
........................................................................................
11-35. Host Interrupt Prioritized Index Register 1 (HIPIR1)
.................................................................
11-36. Host Interrupt Prioritized Index Register 2 (HIPIR2)
.................................................................
11-37. Host Interrupt Nesting Level Register 1 (HINLR1)
...................................................................
11-38. Host Interrupt Nesting Level Register 2 (HINLR2)
...................................................................
11-39. Host Interrupt Enable Register (HIER)
.................................................................................
11-40. Host Interrupt Prioritized Vector Register 1 (HIPVR1)
...............................................................
11-41. Host Interrupt Prioritized Vector Register 2 (HIPVR2)
...............................................................
13-1.
PRU Block Diagram
......................................................................................................
13-2.
Format 1a: (All Arithmetic and Logical Functions – Register Op2)
.................................................
13-3.
Format 1b: (All Arithmetic and Logical Functions – Immediate Op2)
..............................................
13-4.
Format 2
...................................................................................................................
13-5.
Format 2a: (JMP,JAL – Register Op2)
.................................................................................
13-6.
Format 2b: (JMP, JAL – Immediate Op2)
.............................................................................
13-7.
Format 2c: (LDI)
...........................................................................................................
13-8.
Format 2d: (LMBD - Leftmost Bit Detect - Register Op2)
...........................................................
13-9.
Format 2e: (LMBD - Immediate Op2)
..................................................................................
13-10. Format 2f: (SCAN - Register Op2)
.....................................................................................
13-11. Format 2g: (SCAN - Immediate Op2)
..................................................................................
13-12. Format 2h: (HALT)
........................................................................................................
13-13. Format 2i: (SLP)
..........................................................................................................
13-14. Format 4a: (Quick Arithmetic Test and Branch – Register Op2)
...................................................
13-15. Format 4b: (Quick Arithmetic Test and Branch – Immediate Op2)
.................................................