AINTC Registers
304
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
ARM Interrupt Controller (AINTC)
11.4.25 System Interrupt Enable Set Register 2 (ESR2)
The system interrupt enable set register 2 (ESR2) enables system interrupts 32 to 63 to trigger outputs.
System interrupts that are not enabled do not interrupt the host. There is one bit per system interrupt. The
ESR2 is shown in
and described in
.
Figure 11-27. System Interrupt Enable Set Register 2 (ESR2)
31
0
ENABLE[
n
]
W-0
LEGEND: W = Write only; -
n
= value after reset
Table 11-27. System Interrupt Enable Set Register 2 (ESR2) Field Descriptions
Bit
Field
Value
Description
31-0
ENABLE[
n
]
System interrupt 32 to 63 enable. Read returns the enable value (0 = disabled, 1 = enabled).
0
Writing a 0 has no effect.
1
Write a 1 in bit position [
n
] to set the enable for system interrupt
n
+ 32.
11.4.26 System Interrupt Enable Set Register 3 (ESR3)
The system interrupt enable set register 3 (ESR3) enables system interrupts 64 to 95 to trigger outputs.
System interrupts that are not enabled do not interrupt the host. There is one bit per system interrupt. The
ESR3 is shown in
and described in
.
Figure 11-28. System Interrupt Enable Set Register 3 (ESR3)
31
0
ENABLE[
n
]
W-0
LEGEND: W = Write only; -
n
= value after reset
Table 11-28. System Interrupt Enable Set Register 3 (ESR3) Field Descriptions
Bit
Field
Value
Description
31-0
ENABLE[
n
]
System interrupt 64 to 95 enable. Read returns the enable value (0 = disabled, 1 = enabled).
0
Writing a 0 has no effect.
1
Write a 1 in bit position [
n
] to set the enable for system interrupt
n
+ 64.