![Texas Instruments AM1808 Technical Reference Manual Download Page 30](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558030.webp)
30
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
List of Figures
13-16. Format 5a: (Quick Bit Test and Branch – Register Op2)
............................................................
13-17. Format 5b: (Quick Bit Test and Branch – Immediate Op2)
.........................................................
13-18. Format 6a: (LBBO/SBBO - Register Offset)
...........................................................................
13-19. Format 6b: (LBBO/SBBO - Immediate Offset)
........................................................................
13-20. Format 6c: (LBCO/SBCO - Register Offset)
..........................................................................
13-21. Format 6d: (LBCO/SBCO - Immediate Offset)
........................................................................
13-22.
..............................................................................................................................
13-23.
..............................................................................................................................
13-24. CONTROL Register
......................................................................................................
13-25. STATUS Register
.........................................................................................................
13-26. WAKEUP Register
........................................................................................................
13-27. CYCLECNT Register
.....................................................................................................
13-28. STALLCNT Register
......................................................................................................
13-29. CONTABBLKIDX0 Register
.............................................................................................
13-30. CONTABPROPTR0 Register
...........................................................................................
13-31. CONTABPROPTR1 Register
...........................................................................................
13-32. INTGPR0 to INTGPR31 Register
.......................................................................................
13-33. INTCTER0 to INTCTER31 Register
....................................................................................
14-1.
Data Paths to DDR2/mDDR Memory Controller
......................................................................
14-2.
DDR2/mDDR Memory Controller Clock Block Diagram
.............................................................
14-3.
DDR2/mDDR Memory Controller Signals
.............................................................................
14-4.
Refresh Command
........................................................................................................
14-5.
DCAB Command
..........................................................................................................
14-6.
DEAC Command
..........................................................................................................
14-7.
ACTV Command
..........................................................................................................
14-8.
DDR2/mDDR READ Command
.........................................................................................
14-9.
DDR2/mDDR WRT Command
..........................................................................................
14-10. DDR2/mDDR MRS and EMRS Command
............................................................................
14-11. Byte Alignment
............................................................................................................
14-12. DDR2/mDDR SDRAM Column, Row, and Bank Access
............................................................
14-13. Address Mapping Diagram (IBANKPOS = 1)
.........................................................................
14-14. SDRAM Column, Row, Bank Access (IBANKPOS = 1)
.............................................................
14-15. DDR2/mDDR Memory Controller FIFO Block Diagram
..............................................................
14-16. DDR2/mDDR Memory Controller Reset Block Diagram
.............................................................
14-17. DDR2/mDDR Memory Controller Power Sleep Controller Diagram
...............................................
14-18. Connecting DDR2/mDDR Memory Controller to a 16-Bit DDR2 Memory
.........................................
14-19. Revision ID Register (REVID)
...........................................................................................
14-20. SDRAM Status Register (SDRSTAT)
.................................................................................
14-21. SDRAM Configuration Register (SDCR)
..............................................................................
14-22. SDRAM Refresh Control Register (SDRCR)
.........................................................................
14-23. SDRAM Timing Register 1 (SDTIMR1)
................................................................................
14-24. SDRAM Timing Register 2 (SDTIMR2)
................................................................................
14-25. SDRAM Configuration Register 2 (SDCR2)
..........................................................................
14-26. Peripheral Bus Burst Priority Register (PBBPR)
......................................................................
14-27. Performance Counter 1 Register (PC1)
...............................................................................
14-28. Performance Counter 2 Register (PC2)
...............................................................................
14-29. Performance Counter Configuration Register (PCC)
................................................................
14-30. Performance Counter Master Region Select Register (PCMRS)
..................................................
14-31. Performance Counter Time Register (PCT)
...........................................................................