![Texas Instruments AM1808 Technical Reference Manual Download Page 28](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558028.webp)
28
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
List of Figures
10-11. Interrupt Enable Clear Register (IENCLR)
............................................................................
10-12. End of Interrupt Register (EOI)
.........................................................................................
10-13. Fault Address Register (FLTADDRR)
..................................................................................
10-14. Fault Status Register (FLTSTAT)
.......................................................................................
10-15. Master Priority 0 Register (MSTPRI0)
.................................................................................
10-16. Master Priority 1 Register (MSTPRI1)
.................................................................................
10-17. Master Priority 2 Register (MSTPRI2)
.................................................................................
10-18. Pin Multiplexing Control 0 Register (PINMUX0)
......................................................................
10-19. Pin Multiplexing Control 1 Register (PINMUX1)
......................................................................
10-20. Pin Multiplexing Control 2 Register (PINMUX2)
......................................................................
10-21. Pin Multiplexing Control 3 Register (PINMUX3)
......................................................................
10-22. Pin Multiplexing Control 4 Register (PINMUX4)
......................................................................
10-23. Pin Multiplexing Control 5 Register (PINMUX5)
......................................................................
10-24. Pin Multiplexing Control 6 Register (PINMUX6)
......................................................................
10-25. Pin Multiplexing Control 7 Register (PINMUX7)
......................................................................
10-26. Pin Multiplexing Control 8 Register (PINMUX8)
......................................................................
10-27. Pin Multiplexing Control 9 Register (PINMUX9)
......................................................................
10-28. Pin Multiplexing Control 10 Register (PINMUX10)
...................................................................
10-29. Pin Multiplexing Control 11 Register (PINMUX11)
...................................................................
10-30. Pin Multiplexing Control 12 Register (PINMUX12)
...................................................................
10-31. Pin Multiplexing Control 13 Register (PINMUX13)
...................................................................
10-32. Pin Multiplexing Control 14 Register (PINMUX14)
...................................................................
10-33. Pin Multiplexing Control 15 Register (PINMUX15)
...................................................................
10-34. Pin Multiplexing Control 16 Register (PINMUX16)
...................................................................
10-35. Pin Multiplexing Control 17 Register (PINMUX17)
...................................................................
10-36. Pin Multiplexing Control 18 Register (PINMUX18)
...................................................................
10-37. Pin Multiplexing Control 19 Register (PINMUX19)
...................................................................
10-38. Suspend Source Register (SUSPSRC)
................................................................................
10-39. Chip Signal Register (CHIPSIG)
........................................................................................
10-40. Chip Signal Clear Register (CHIPSIG_CLR)
..........................................................................
10-41. Chip Configuration 0 Register (CFGCHIP0)
..........................................................................
10-42. Chip Configuration 1 Register (CFGCHIP1)
..........................................................................
10-43. Chip Configuration 2 Register (CFGCHIP2)
..........................................................................
10-44. Chip Configuration 3 Register (CFGCHIP3)
..........................................................................
10-45. Chip Configuration 4 Register (CFGCHIP4)
..........................................................................
10-46. VTP I/O Control Register (VTPIO_CTL)
...............................................................................
10-47. DDR Slew Register (DDR_SLEW)
.....................................................................................
10-48. Deep Sleep Register (DEEPSLEEP)
...................................................................................
10-49. Pullup/Pulldown Enable Register (PUPD_ENA)
......................................................................
10-50. Pullup/Pulldown Select Register (PUPD_SEL)
.......................................................................
10-51. RXACTIVE Control Register (RXACTIVE)
............................................................................
10-52. Power Down Control Register (PWRDN)
..............................................................................
11-1.
AINTC Interrupt Mapping
................................................................................................
11-2.
Flow of System Interrupts to Host
......................................................................................
11-3.
Revision Identification Register (REVID)
..............................................................................
11-4.
Control Register (CR)
....................................................................................................
11-5.
Global Enable Register (GER)
..........................................................................................
11-6.
Global Nesting Level Register (GNLR)
................................................................................
11-7.
System Interrupt Status Indexed Set Register (SISR)
...............................................................