SYSCFG Registers
237
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
System Configuration (SYSCFG) Module
10.5.10.9 Pin Multiplexing Control 8 Register (PINMUX8)
Figure 10-26. Pin Multiplexing Control 8 Register (PINMUX8)
31
28
27
24
23
20
19
16
PINMUX8_31_28
PINMUX8_27_24
PINMUX8_23_20
PINMUX8_19_16
R/W-0
R/W-0
R/W-0
R/W-0
15
12
11
8
7
4
3
0
PINMUX8_15_12
PINMUX8_11_8
PINMUX8_7_4
PINMUX8_3_0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
(1)
I = Input, O = Output, I/O = Bidirectional, X = Undefined, Z = High-impedance state
Table 10-30. Pin Multiplexing Control 8 Register (PINMUX8) Field Descriptions
Bit
Field
Value
Description
Type
(1)
31-28
PINMUX8_31_28
EMA_D[8]/GP3[0] Control
0
Pin is 3-stated.
Z
1h
Selects Function EMA_D[8]
I/O
2h-7h
Reserved
X
8h
Selects Function GP3[0]
I/O
9h-Fh
Reserved
X
27-24
PINMUX8_27_24
EMA_D[9]/GP3[1] Control
0
Pin is 3-stated.
Z
1h
Selects Function EMA_D[9]
I/O
2h-7h
Reserved
X
8h
Selects Function GP3[1]
I/O
9h-Fh
Reserved
X
23-20
PINMUX8_23_20
EMA_D[10]/GP3[2] Control
0
Pin is 3-stated.
Z
1h
Selects Function EMA_D[10]
I/O
2h-7h
Reserved
X
8h
Selects Function GP3[2]
I/O
9h-Fh
Reserved
X
19-16
PINMUX8_19_16
EMA_D[11]/GP3[3] Control
0
Pin is 3-stated.
Z
1h
Selects Function EMA_D[11]
I/O
2h-7h
Reserved
X
8h
Selects Function GP3[3]
I/O
9h-Fh
Reserved
X
15-12
PINMUX8_15_12
EMA_D[12]/GP3[4] Control
0
Pin is 3-stated.
Z
1h
Selects Function EMA_D[12]
I/O
2h-7h
Reserved
X
8h
Selects Function GP3[4]
I/O
9h-Fh
Reserved
X