SYSCFG Registers
254
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
System Configuration (SYSCFG) Module
10.5.10.17 Pin Multiplexing Control 16 Register (PINMUX16)
Figure 10-34. Pin Multiplexing Control 16 Register (PINMUX16)
31
28
27
24
23
20
19
16
PINMUX16_31_28
PINMUX16_27_24
PINMUX16_23_20
PINMUX16_19_16
R/W-0
R/W-0
R/W-0
R/W-0
15
12
11
8
7
4
3
0
PINMUX16_15_12
PINMUX16_11_8
PINMUX16_7_4
PINMUX16_3_0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
(1)
I = Input, O = Output, I/O = Bidirectional, X = Undefined
Table 10-38. Pin Multiplexing Control 16 Register (PINMUX16) Field Descriptions
Bit
Field
Value
Description
Type
(1)
31-28
PINMUX16_31_28
VP_DOUT[2]/LCD_D[2]/UPP_XD[10]/GP7[10]/PRU1_R31[10] Control
0
Selects Function PRU1_R31[10]
I
1h
Selects Function VP_DOUT[2]
O
2h
Selects Function LCD_D[2]
I/O
3h
Reserved
X
4h
Selects Function UPP_XD[10]
I/O
5h-7h
Reserved
X
8h
Selects Function GP7[10]
I/O
9h-Fh
Reserved
X
27-24
PINMUX16_27_24
VP_DOUT[3]/LCD_D[3]/UPP_XD[11]/GP7[11]/PRU1_R31[11] Control
0
Selects Function PRU1_R31[11]
I
1h
Selects Function VP_DOUT[3]
O
2h
Selects Function LCD_D[3]
I/O
3h
Reserved
X
4h
Selects Function UPP_XD[11]
I/O
5h-7h
Reserved
X
8h
Selects Function GP7[11]
I/O
9h-Fh
Reserved
X
23-20
PINMUX16_23_20
VP_DOUT[4]/LCD_D[4]/UPP_XD[12]/GP7[12]/PRU1_R31[12] Control
0
Selects Function PRU1_R31[12]
I
1h
Selects Function VP_DOUT[4]
O
2h
Selects Function LCD_D[4]
I/O
3h
Reserved
X
4h
Selects Function UPP_XD[12]
I/O
5h-7h
Reserved
X
8h
Selects Function GP7[12]
I/O
9h-Fh
Reserved
X