
SYSCFG Registers
247
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
System Configuration (SYSCFG) Module
10.5.10.14 Pin Multiplexing Control 13 Register (PINMUX13)
Figure 10-31. Pin Multiplexing Control 13 Register (PINMUX13)
31
28
27
24
23
20
19
16
PINMUX13_31_28
PINMUX13_27_24
PINMUX13_23_20
PINMUX13_19_16
R/W-0
R/W-0
R/W-0
R/W-0
15
12
11
8
7
4
3
0
PINMUX13_15_12
PINMUX13_11_8
PINMUX13_7_4
PINMUX13_3_0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
(1)
I = Input, O = Output, I/O = Bidirectional, X = Undefined, Z = High-impedance state
Table 10-35. Pin Multiplexing Control 13 Register (PINMUX13) Field Descriptions
Bit
Field
Value
Description
Type
(1)
31-28
PINMUX13_31_28
PRU0_R30[26]/ UHPI_HRW/UPP_CHA_WAIT/GP6[8]/PRU1_R31[17] Control
0
Selects Function PRU1_R31[17]
I
1h
Selects Function PRU0_R30[26]
O
2h
Selects Function UHPI_HRW
I
3h
Reserved
X
4h
Selects Function UPP_CHA_WAIT
I/O
5h-7h
Reserved
X
8h
Selects Function GP6[8]
I/O
9h-Fh
Reserved
X
27-24
PINMUX13_27_24
PRU0_R30[27]/UHPI_HHWIL/UPP_CHA_ENABLE/GP6[9] Control
0
Pin is 3-stated.
Z
1h
Selects Function PRU0_R30[27]
O
2h
Selects Function UHPI_HHWIL
I
3h
Reserved
X
4h
Selects Function UPP_CHA_ENABLE
I/O
5h-7h
Reserved
X
8h
Selects Function GP6[9]
I/O
9h-Fh
Reserved
X
23-20
PINMUX13_23_20
PRU0_R30[28]/UHPI_HCNTL1/UPP_CHA_START/GP6[10] Control
0
Pin is 3-stated.
Z
1h
Selects Function PRU0_R30[28]
O
2h
Selects Function UHPI_HCNTL1
I
3h
Reserved
X
4h
Selects Function UPP_CHA_START
I/O
5h-7h
Reserved
X
8h
Selects Function GP6[10]
I/O
9h-Fh
Reserved
X