SYSCFG Registers
239
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
System Configuration (SYSCFG) Module
10.5.10.10 Pin Multiplexing Control 9 Register (PINMUX9)
Figure 10-27. Pin Multiplexing Control 9 Register (PINMUX9)
31
28
27
24
23
20
19
16
PINMUX9_31_28
PINMUX9_27_24
PINMUX9_23_20
PINMUX9_19_16
R/W-0
R/W-0
R/W-0
R/W-0
15
12
11
8
7
4
3
0
PINMUX9_15_12
PINMUX9_11_8
PINMUX9_7_4
PINMUX9_3_0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
(1)
I = Input, O = Output, I/O = Bidirectional, X = Undefined, Z = High-impedance state
Table 10-31. Pin Multiplexing Control 9 Register (PINMUX9) Field Descriptions
Bit
Field
Value
Description
Type
(1)
31-28
PINMUX9_31_28
EMA_D[0]/GP4[8] Control
0
Pin is 3-stated.
Z
1h
Selects Function EMA_D[0]
I/O
2h-7h
Reserved
X
8h
Selects Function GP4[8]
I/O
9h-Fh
Reserved
X
27-24
PINMUX9_27_24
EMA_D[1]/GP4[9] Control
0
Pin is 3-stated.
Z
1h
Selects Function EMA_D[1]
I/O
2h-7h
Reserved
X
8h
Selects Function GP4[9]
I/O
9h-Fh
Reserved
X
23-20
PINMUX9_23_20
EMA_D[2]/GP4[10] Control
0
Pin is 3-stated.
Z
1h
Selects Function EMA_D[2]
I/O
2h-7h
Reserved
X
8h
Selects Function GP4[10]
I/O
9h-Fh
Reserved
X
19-16
PINMUX9_19_16
EMA_D[3]/GP4[11] Control
0
Pin is 3-stated.
Z
1h
Selects Function EMA_D[3]
I/O
2h-7h
Reserved
X
8h
Selects Function GP4[11]
I/O
9h-Fh
Reserved
X
15-12
PINMUX9_15_12
EMA_D[4]/GP4[12] Control
0
Pin is 3-stated.
Z
1h
Selects Function EMA_D[4]
I/O
2h-7h
Reserved
X
8h
Selects Function GP4[12]
I/O
9h-Fh
Reserved
X