
45
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
List of Figures
26-1.
MMC/SD Card Controller Block Diagram
............................................................................
26-2.
MMC/SD Controller Interface Diagram
...............................................................................
26-3.
MMC Configuration and SD Configuration Diagram
................................................................
26-4.
MMC/SD Controller Clocking Diagram
...............................................................................
26-5.
MMC/SD Mode Write Sequence Timing Diagram
..................................................................
26-6.
MMC/SD Mode Read Sequence Timing Diagram
..................................................................
26-7.
FIFO Operation Diagram
...............................................................................................
26-8.
Little-Endian Access to MMCDXR/MMCDRR from the CPU or the EDMA
......................................
26-9.
FIFO Operation During Card Read Diagram
........................................................................
26-10. FIFO Operation During Card Write Diagram
........................................................................
26-11. MMC Card Identification Procedure
..................................................................................
26-12. SD Card Identification Procedure
.....................................................................................
26-13. MMC/SD Mode Single-Block Write Operation
.......................................................................
26-14. MMC/SD Mode Single-Block Read Operation
.......................................................................
26-15. MMC/SD Multiple-Block Write Operation
............................................................................
26-16. MMC/SD Mode Multiple-Block Read Operation
.....................................................................
26-17. MMC Control Register (MMCCTL)
....................................................................................
26-18. MMC Memory Clock Control Register (MMCCLK)
..................................................................
26-19. MMC Status Register 0 (MMCST0)
...................................................................................
26-20. MMC Status Register 1 (MMCST1)
...................................................................................
26-21. MMC Interrupt Mask Register (MMCIM)
.............................................................................
26-22. MMC Response Time-Out Register (MMCTOR)
....................................................................
26-23. MMC Data Read Time-Out Register (MMCTOD)
...................................................................
26-24. MMC Block Length Register (MMCBLEN)
...........................................................................
26-25. MMC Number of Blocks Register (MMCNBLK)
.....................................................................
26-26. MMC Number of Blocks Counter Register (MMCNBLC)
...........................................................
26-27. MMC Data Receive Register (MMCDRR)
............................................................................
26-28. MMC Data Transmit Register (MMCDXR)
...........................................................................
26-29. MMC Command Register (MMCCMD)
...............................................................................
26-30. Command Format
.......................................................................................................
26-31. MMC Argument Register (MMCARGHL)
.............................................................................
26-32. MMC Response Register 0 and 1 (MMCRSP01)
...................................................................
26-33. MMC Response Register 2 and 3 (MMCRSP23)
...................................................................
26-34. MMC Response Register 4 and 5 (MMCRSP45)
...................................................................
26-35. MMC Response Register 6 and 7 (MMCRSP67)
...................................................................
26-36. MMC Data Response Register (MMCDRSP)
.......................................................................
26-37. MMC Command Index Register (MMCCIDX)
.......................................................................
26-38. SDIO Control Register (SDIOCTL)
....................................................................................
26-39. SDIO Status Register 0 (SDIOST0)
..................................................................................
26-40. SDIO Interrupt Enable Register (SDIOIEN)
..........................................................................
26-41. SDIO Interrupt Status Register (SDIOIST)
...........................................................................
26-42. MMC FIFO Control Register (MMCFIFOCTL)
.......................................................................
27-1.
Real-Time Clock Block Diagram
......................................................................................
27-2.
32-kHz Oscillator Counter Compensation
............................................................................
27-3.
Kick State Machine
......................................................................................................
27-4.
Second Register (SECOND)
...........................................................................................
27-5.
Minute Register (MINUTE)
.............................................................................................
27-6.
Hour Register (HOUR)
..................................................................................................
27-7.
Days Register (DAY)
....................................................................................................