6
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Contents
10.5.25
Power Down Control Register (PWRDN)
..................................................................
11
ARM Interrupt Controller (AINTC)
.......................................................................................
11.1
Introduction
................................................................................................................
11.2
Interrupt Mapping
.........................................................................................................
11.3
AINTC Methodology
......................................................................................................
11.3.1
Interrupt Processing
............................................................................................
11.3.2
Interrupt Enabling
...............................................................................................
11.3.3
Interrupt Status Checking
......................................................................................
11.3.4
Interrupt Channel Mapping
....................................................................................
11.3.5
Host Interrupt Mapping Interrupts
............................................................................
11.3.6
Interrupt Prioritization
..........................................................................................
11.3.7
Interrupt Nesting
................................................................................................
11.3.8
Interrupt Vectorization
.........................................................................................
11.3.9
Interrupt Status Clearing
.......................................................................................
11.3.10
Interrupt Disabling
.............................................................................................
11.4
AINTC Registers
..........................................................................................................
11.4.1
Revision Identification Register (REVID)
....................................................................
11.4.2
Control Register (CR)
..........................................................................................
11.4.3
Global Enable Register (GER)
................................................................................
11.4.4
Global Nesting Level Register (GNLR)
......................................................................
11.4.5
System Interrupt Status Indexed Set Register (SISR)
.....................................................
11.4.6
System Interrupt Status Indexed Clear Register (SICR)
..................................................
11.4.7
System Interrupt Enable Indexed Set Register (EISR)
....................................................
11.4.8
System Interrupt Enable Indexed Clear Register (EICR)
..................................................
11.4.9
Host Interrupt Enable Indexed Set Register (HIEISR)
.....................................................
11.4.10
Host Interrupt Enable Indexed Clear Register (HIEICR)
.................................................
11.4.11
Vector Base Register (VBR)
.................................................................................
11.4.12
Vector Size Register (VSR)
..................................................................................
11.4.13
Vector Null Register (VNR)
..................................................................................
11.4.14
Global Prioritized Index Register (GPIR)
...................................................................
11.4.15
Global Prioritized Vector Register (GPVR)
................................................................
11.4.16
System Interrupt Status Raw/Set Register 1 (SRSR1)
...................................................
11.4.17
System Interrupt Status Raw/Set Register 2 (SRSR2)
...................................................
11.4.18
System Interrupt Status Raw/Set Register 3 (SRSR3)
...................................................
11.4.19
System Interrupt Status Raw/Set Register 4 (SRSR4)
...................................................
11.4.20
System Interrupt Status Enabled/Clear Register 1 (SECR1)
............................................
11.4.21
System Interrupt Status Enabled/Clear Register 2 (SECR2)
............................................
11.4.22
System Interrupt Status Enabled/Clear Register 3 (SECR3)
............................................
11.4.23
System Interrupt Status Enabled/Clear Register 4 (SECR4)
............................................
11.4.24
System Interrupt Enable Set Register 1 (ESR1)
..........................................................
11.4.25
System Interrupt Enable Set Register 2 (ESR2)
..........................................................
11.4.26
System Interrupt Enable Set Register 3 (ESR3)
..........................................................
11.4.27
System Interrupt Enable Set Register 4 (ESR4)
..........................................................
11.4.28
System Interrupt Enable Clear Register 1 (ECR1)
.......................................................
11.4.29
System Interrupt Enable Clear Register 2 (ECR2)
.......................................................
11.4.30
System Interrupt Enable Clear Register 3 (ECR3)
.......................................................
11.4.31
System Interrupt Enable Clear Register 4 (ECR4)
.......................................................
11.4.32
Channel Map Registers (CMR0-CMR25)
..................................................................
11.4.33
Host Interrupt Prioritized Index Register 1 (HIPIR1)
......................................................
11.4.34
Host Interrupt Prioritized Index Register 2 (HIPIR2)
......................................................
11.4.35
Host Interrupt Nesting Level Register 1 (HINLR1)
........................................................
11.4.36
Host Interrupt Nesting Level Register 2 (HINLR2)
........................................................
11.4.37
Host Interrupt Enable Register (HIER)
.....................................................................