AINTC Registers
291
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
ARM Interrupt Controller (AINTC)
Table 11-2. ARM Interrupt Controller (AINTC) Registers (continued)
Address
Acronym
Register Description
Section
FFFE E38Ch
ECR4
System Interrupt Enable Clear Register 4
FFFE E400h–
FFFE E464h
CMR0-CMR25
Channel Map Registers 0-25
FFFE E900h
HIPIR1
Host Interrupt Prioritized Index Register 1
FFFE E904h
HIPIR2
Host Interrupt Prioritized Index Register 2
FFFE F100h
HINLR1
Host Interrupt Nesting Level Register 1
FFFE F104h
HINLR2
Host Interrupt Nesting Level Register 2
FFFE F500h
HIER
Host Interrupt Enable Register
FFFE F600h
HIPVR1
Host Interrupt Prioritized Vector Register 1
FFFE F604h
HIPVR2
Host Interrupt Prioritized Vector Register 2
11.4.1 Revision Identification Register (REVID)
The revision identification register (REVID) is shown in
and described in
Figure 11-3. Revision Identification Register (REVID)
31
0
REV
R-4E82 A900h
LEGEND: R = Read only; -
n
= value after reset
Table 11-3. Revision Identification Register (REVID) Field Descriptions
Bit
Field
Value
Description
31-0
REV
4E82 A900h
Revision ID of the AINTC.