Registers
1787
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Video Port Interface (VPIF)
35.3.1 VPIF Revision Register ID (REVID)
The VPIF peripheral Revision ID Register (REVID) is shown in
and described in
Figure 35-18. VPIF Revision ID Register (REVID)
31
0
REV
R-4C08h 0A01h
LEGEND: R = Read only; -
n
= value after reset
Table 35-6. VPIF Revision ID Register (REVID) Field Descriptions
Bit
Field
Value
Description
31-0
REV
4C08 0A01h
VPIF Revision
35.3.2 Channel 0 Control Register (C0CTRL)
The channel 0 control register (C0CTRL) is shown in
and described in
.
Figure 35-19. Channel 0 Control Register (C0CTRL)
31
30
29
28
27
16
CLKEDGE
Rsvd
DATAWIDTH
INTLINE
R/W-0
R-0
R/W-0
R/W-0
15
14
13
12
11
10
9
8
FIDINV
VVINV
HVINV
FIELDFRAME
Reserved
INTRPROG
VANC
HANC
R/W-0
R/W-0
R/W-0
R/W-0
R-0
R/W-0
R/W-0
R/W-0
7
6
5
4
3
2
1
0
INTFRAME
FID
Reserved
YCMUX
CAPMODE
Reserved
CHANEN
R/W-0
R-0
R-0
R/W-0
R/W-0
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 35-7. Channel 0 Control Register (C0CTRL) Field Descriptions
Bit
Field
Value
Description
31
CLKEDGE
Clock edge control.
0
Data is captured on rising edge of input clock.
1
Data is captured on falling edge of input clock.
30
Reserved
0
Reserved
29-28
DATAWIDTH
0-3h
Data bit width. The DATAWIDTH bit is only used with the CCD/CMOS data capture mode
(CAPMODE = 1h).
0
8 bits/pixel
1h
10 bits/pixel
2h
12 bits/pixel
3h
Reserved
27-16
INTLINE
0-FFFh
Line interrupt interval for CCD/CMOS capture mode. In CCD/CMOS capture mode, the frame
interrupt signal is asserted to the CPU at the end of INTLINE interval lines. A value of 0 is invalid in
CCD/CMOS capture mode. The INTLINE bit is only used with the CCD/CMOS capture mode
(CAPMODE = 1h). Line interrupts are asserted through the FRAME1 signal.
15
FIDINV
Field ID polarity inverting control bit. The FIDINV bit is only used with the CCD/CMOS data capture
mode (CAPMODE = 1h).
0
No inversion.
1
Invert incoming field ID signal inside the VPIF.