![Texas Instruments AM1808 Technical Reference Manual Download Page 1760](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581760.webp)
vdata_in_00[7-0]
Rec.656
video receive
vdata_in_01[7-0]
Rec.656
video receive
vdata_in_00[7-0] (Y)
Rec.1120
video receive
vdata_in_01[7-0] (C)
raw_vdata_in_00[11-0]
Raw input
receiver
raw_vsync
raw_hsync
raw_field_id
vdata_out_00[7-0]
Rec.656
video transmit
vdata_out_01[7-0]
Rec.656
video transmit
vdata_out_00[7-0] (Y)
Rec.1120
video transmit
vdata_out_01[7-0] (C)
vdata_in_00[7-0]
vdata_in_01[7-0]
vdata_out_00[7-0]
vdata_out_01[7-0]
vdata_00[15-0]
vdata_01[15-0]
Video port interface
DMA
I/F
MEMORY
Pin MUX on pad
Introduction
1760
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Video Port Interface (VPIF)
35.1.2 Features
The VPIF is designed to support the following features (note that some device designs may support
reduced features because of system-level performance limitations):
•
ITU-BT.656 format
•
ITU-BT.1120 and SMTPE 296 formats
•
Raw data capture
•
VBI data storage
•
Clipping of output data (to eliminate FFh and 00h values)
35.1.3 Features Not Supported
The following functions are not supported:
•
ITU-BT.601 format
•
Separated synchronization format (requiring vertical sync, horizontal sync, and field ID signals
independent of the pixel data) is not supported (except for the raw data capture mode)
35.1.4 Functional Block Diagram
A block diagram of the VPIF is shown in
. A block diagram of the internal architecture of the
VPIF is shown in
.
Figure 35-2. Video Port Interface (VPIF) Block Diagram