Registers
1532
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Universal Asynchronous Receiver/Transmitter (UART)
31.3.13 Power and Emulation Management Register (PWREMU_MGMT)
The power and emulation management register (PWREMU_MGMT) is shown in
and
described in
Figure 31-23. Power and Emulation Management Register (PWREMU_MGMT)
31
16
Reserved
R-0
15
14
13
12
1
0
Rsvd
UTRST
URRST
Reserved
FREE
R/W-0
R/W-0
R/W-0
R-1
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 31-24. Power and Emulation Management Register (PWREMU_MGMT) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reserved
15
Reserved
0
Reserved. This bit must always be written with a 0.
14
UTRST
UART transmitter reset. Resets and enables the transmitter.
0
Transmitter is disabled and in reset state.
1
Transmitter is enabled.
13
URRST
UART receiver reset. Resets and enables the receiver.
0
Receiver is disabled and in reset state.
1
Receiver is enabled.
12-1
Reserved
1
Reserved
0
FREE
Free-running enable mode bit. This bit determines the emulation mode functionality of the UART. When
halted, the UART can handle register read/write requests, but does not generate any
transmission/reception, interrupts or events.
0
If a transmission is not in progress, the UART halts immediately. If a transmission is in progress, the
UART halts after completion of the one-word transmission.
1
Free-running mode is enabled; UART continues to run normally.