![Texas Instruments AM1808 Technical Reference Manual Download Page 1744](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581744.webp)
Registers
1744
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Universal Serial Bus 2.0 (USB) Controller
34.4.73 CDMA Scheduler Control Register (DMA_SCHED_CTRL)
The CDMA scheduler control register (DMA_SCHED_CTRL) enables the scheduler and indicates the last
entry in the scheduler table. The CDMA scheduler control register (DMA_SCHED_CTRL) is shown in
and described in
Figure 34-99. CDMA Scheduler Control Register (DMA_SCHED_CTRL)
31
30
16
ENABLE
Reserved
R/W-0
R-0
15
8
7
0
Reserved
LAST_ENTRY
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 34-103. CDMA Scheduler Control Register (DMA_SCHED_CTRL) Field Descriptions
Bit
Field
Value
Description
31
ENABLE
This is the enable bit for the scheduler and is encoded as follows:
0
Scheduler is disabled and will no longer fetch entries from the scheduler table or pass credits to the
DMA controller
1
Scheduler is enabled. This bit should only be set after the table has been initialized.
30-8
Reserved
0
Reserved
7-0
LAST_ENTRY
0-FFh
Indicates the last valid entry in the scheduler table. There are 64 words in the table and there are 4
entries in each word. The table can be programmed with any integer number of entries from 1 to
256. The corresponding encoding for this field is as follows:
0
1 entry
1h
2 entries
2h-FFh
3 entries to 256 entries
34.4.74 CDMA Scheduler Table Word n Registers (WORD[0]-WORD[63])
The CDMA scheduler table word
n
registers (WORD[
n
]) has 4 entries (ENTRY[0] to ENTRY[3]) that
provide information about the scheduler. The CDMA scheduler table word
n
registers (WORD[
n
]) are
shown in
and described in
.
Figure 34-100. CDMA Scheduler Table Word n Registers (WORD[n])
31
30
28
27
24
23
22
20
19
16
ENTRY3_RXTX
Reserved
ENTRY3_CHANNEL
ENTRY2_RXTX
Reserved
ENTRY2_CHANNEL
W-0
R-0
W-0
W-0
R-0
W-0
15
14
12
11
8
7
6
4
3
0
ENTRY1_RXTX
Reserved
ENTRY1_CHANNEL
ENTRY0_RXTX
Reserved
ENTRY0_CHANNEL
W-0
R-0
W-0
W-0
R-0
W-0
LEGEND: R = Read only; W = Write only; -
n
= value after reset
Table 34-104. CDMA Scheduler Table Word n Registers (WORD[n]) Field Descriptions
Bit
Field
Value
Description
31
ENTRY3_RXTX
This entry is for a transmit or a receive channel.
0
Transmit channel
1
Receive channel
30-28
Reserved
0
Reserved