Registers
932
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
General-Purpose Input/Output (GPIO)
Table 20-2. GPIO Registers (continued)
Offset
Acronym
Register Description
Section
GPIO Banks 6 and 7
88h
DIR67
GPIO Banks 6 and 7 Direction Register
8Ch
OUT_DATA67
GPIO Banks 6 and 7 Output Data Register
90h
SET_DATA67
GPIO Banks 6 and 7 Set Data Register
94h
CLR_DATA67
GPIO Banks 6 and 7 Clear Data Register
98h
IN_DATA67
GPIO Banks 6 and 7 Input Data Register
9Ch
SET_RIS_TRIG67
GPIO Banks 6 and 7 Set Rising Edge Interrupt Register
A0h
CLR_RIS_TRIG67
GPIO Banks 6 and 7 Clear Rising Edge Interrupt Register
A4h
SET_FAL_TRIG67
GPIO Banks 6 and 7 Set Falling Edge Interrupt Register
A8h
CLR_FAL_TRIG67
GPIO Banks 6 and 7 Clear Falling Edge Interrupt Register
ACh
INTSTAT67
GPIO Banks 6 and 7 Interrupt Status Register
GPIO Bank 8
B0h
DIR8
GPIO Bank 8 Direction Register
B4h
OUT_DATA8
GPIO Bank 8 Output Data Register
B8h
SET_DATA8
GPIO Bank 8 Set Data Register
BCh
CLR_DATA8
GPIO Bank 8 Clear Data Register
C0h
IN_DATA8
GPIO Bank 8 Input Data Register
C4h
SET_RIS_TRIG8
GPIO Bank 8 Set Rising Edge Interrupt Register
C8h
CLR_RIS_TRIG8
GPIO Bank 8 Clear Rising Edge Interrupt Register
CCh
SET_FAL_TRIG8
GPIO Bank 8 Set Falling Edge Interrupt Register
D0h
CLR_FAL_TRIG8
GPIO Bank 8 Clear Falling Edge Interrupt Register
D4h
INTSTAT8
GPIO Bank 8 Interrupt Status Register
20.3.1 Revision ID Register (REVID)
The revision ID register (REVID) contains the peripheral version information. REVID is shown in
and described in
Figure 20-2. Revision ID Register (REVID)
31
0
REV
R-4483 0105h
LEGEND: R = Read only; -
n
= value after reset
Table 20-3. Revision ID Register (REVID) Field Descriptions
Bit
Field
Value
Description
31-0
REV
4483 0105h
Peripheral Revision