![Texas Instruments AM1808 Technical Reference Manual Download Page 571](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558571.webp)
Registers
571
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Enhanced High-Resolution Pulse-Width Modulator (eHRPWM)
16.4.7.3 Event-Trigger Flag Register (ETFLG)
The event-trigger flag register (ETFLG) is shown in
and described in
Figure 16-89. Event-Trigger Flag Register (ETFLG)
15
1
0
Reserved
INT
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 16-81. Event-Trigger Flag Register (ETFLG) Field Descriptions
Bits
Name
Value
Description
15-1
Reserved
0
Reserved
0
INT
Latched ePWM Interrupt (EPWMx_INT) Status Flag
0
Indicates no event occurred
1
Indicates that an ePWMx interrupt (EWPMx_INT) was generated. No further interrupts will be generated
until the flag bit is cleared. Up to one interrupt can be pending while the ETFLG[INT] bit is still set. If an
interrupt is pending, it will not be generated until after the ETFLG[INT] bit is cleared. Refer to
16.4.7.4 Event-Trigger Clear Register (ETCLR)
The event-trigger clear register (ETCLR) is shown in
and described in
Figure 16-90. Event-Trigger Clear Register (ETCLR)
15
1
0
Reserved
INT
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 16-82. Event-Trigger Clear Register (ETCLR) Field Descriptions
Bits
Name
Value
Description
15-1
Reserved
0
Reserved
0
INT
ePWM Interrupt (EPWMx_INT) Flag Clear Bit
0
Writing a 0 has no effect. Always reads back a 0.
1
Clears the ETFLG[INT] flag bit and enable further interrupts pulses to be generated.