![Texas Instruments AM1808 Technical Reference Manual Download Page 1499](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581499.webp)
Registers
1499
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
64-Bit Timer Plus
30.2.14 Timer Interrupt Control and Status Register (INTCTLSTAT)
The timer interrupt control and status register (INTCTLSTAT) is shown in
and described in
.
Figure 30-28. Timer Interrupt Control and Status Register (INTCTLSTAT)
31
24
Reserved
R-0
23
20
19
18
17
16
Reserved
EVTINTSTAT34
EVTINTEN34
PRDINTSTAT34
PRDINTEN34
R-0
R/W1C-0
R/W-0
R/W1C-0
R/W-0
15
8
Reserved
R-0
7
4
3
2
1
0
Reserved
EVTINTSTAT12
EVTINTEN12
PRDINTSTAT12
PRDINTEN12
R-0
R/W1C-0
R/W-0
R/W1C-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; W1C = Write 1 to clear bit; -
n
= value after reset
Table 30-24. Timer Interrupt Control and Status Register (INTCTLSTAT) Field Descriptions
Bit
Field
Value
Description
31-20
Reserved
0
Reserved
19
EVTINTSTAT34
Interrupt status which reflects the condition that an external event caused a timeout when timer is in
capture mode. Write a 1 to clear this bit.
0
Interrupt has not occurred.
1
Interrupt has occurred.
18
EVTINTEN34
Enables the interrupt generation when timer is in capture mode.
0
Disable interrupt when in event capture mode.
1
Enable interrupt when in event capture mode.
17
PRDINTSTAT34
Interrupt status which reflects the condition that timer counter matched the period register when
timer is enabled. Write a 1 to clear this bit.
0
Interrupt has not occurred.
1
Interrupt has occurred.
16
PRDINTEN34
Enable interrupt generation when timer is enabled in 64-bit/32-bit chained/unchained/watchdog
modes.
0
Disable interrupt
1
Enable interrupt
15-4
Reserved
0
Reserved
3
EVTINTSTAT12
Interrupt status which reflects the condition that an external event caused a timeout when timer is in
capture mode. Write a 1 to clear this bit.
0
Interrupt has not occurred.
1
Interrupt has occurred.
2
EVTINTEN12
Enables the interrupt generation when timer is in capture mode.
0
Disable interrupt when in event capture mode.
1
Enable interrupt when in event capture mode.
1
PRDINTSTAT12
Interrupt status which reflects the condition that timer counter matched the period register when
timer is enabled. Write a 1 to clear this bit.
0
Interrupt has not occurred.
1
Interrupt has occurred.