Registers
1806
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Video Port Interface (VPIF)
35.3.24 Channel n Vertical Size Configuration 0 Register (C0VCFG0 and C1VCFG0)
The Channel
n
Vertical Size Configuration 0 Register (C
n
VCFG0) is shown in
and described
in
Figure 35-41. Channel n Vertical Size Configuration 0 Register (CnVCFG0)
31
28
27
16
Reserved
L1
R-0
R/W-0
15
12
11
0
Reserved
L3
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 35-29. Channel n Vertical Size Configuration 0 Register (CnVCFG0) Field Descriptions
Bit
Field
Value
Description
31-28
Reserved
0
Reserved
27-16
L1
0-FFFh
Enumerated line number for the L1 field position (see
Interlaced and Progressive Video
15-12
Reserved
0
Reserved
11-0
L3
0-FFFh
Enumerated line number for the L3 field position (see
Interlaced and Progressive Video
35.3.25 Channel n Vertical Size Configuration 1 Register (C0VCFG1 and C1VCFG1)
The Channel
n
Vertical Size Configuration 1 Register (C
n
VCFG1) is shown in
and described
in
Figure 35-42. Channel n Vertical Data Size Configuration 1 Register (CnVCFG1)
31
28
27
16
Reserved
L5
R-0
R/W-0
15
12
11
0
Reserved
L7
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 35-30. Channel n Vertical Size Configuration 1 Register (CnVCFG1) Field Descriptions
Bit
Field
Value
Description
31-28
Reserved
0
Reserved
27-16
L5
0-FFFh
Enumerated line number for the L5 field position (see
Interlaced and Progressive Video
15-12
Reserved
0
Reserved
11-0
L7
0-FFFh
Enumerated line number for the L7 field position (see
Interlaced and Progressive Video
). Note that L7 is
not used with the progressive video mode.