![Texas Instruments AM1808 Technical Reference Manual Download Page 1809](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581809.webp)
Registers
1809
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Video Port Interface (VPIF)
35.3.29 Channel n Vertical Size Configuration 0 Register (C2VCFG0 and C3VCFG0)
The Channel
n
Vertical Size Configuration 0 Register (C
n
VCFG0) is shown in
and described
in
Figure 35-46. Channel n Vertical Size Configuration 0 Register (CnVCFG0)
31
27
26
16
Reserved
L1
R-0
R/W-0
15
11
10
0
Reserved
L3
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 35-34. Channel n Vertical Size Configuration 0 Register (CnVCFG0) Field Descriptions
Bit
Field
Value
Description
31-27
Reserved
0
Reserved
26-16
L1
0-7FFh
Enumerated line number for the L1 field position (see
Interlaced and Progressive Video
15-11
Reserved
0
Reserved
10-0
L3
0-7FFh
Enumerated line number for the L3 field position (see
Interlaced and Progressive Video
35.3.30 Channel n Vertical Size Configuration 1 Register (C2VCFG1 and C3VCFG1)
The Channel
n
Vertical Size Configuration 1 Register (C
n
VCFG1) is shown in
and described
in
Figure 35-47. Channel n Vertical Size Configuration 1 Register (CnVCFG1)
31
27
26
16
Reserved
L5
R-0
R/W-0
15
11
10
0
Reserved
L7
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 35-35. Channel n Vertical Size Configuration 1 Register (CnVCFG1) Field Descriptions
Bit
Field
Value
Description
31-27
Reserved
0
Reserved
26-16
L5
0-7FFh
Enumerated line number for the L5 field position (see
Interlaced and Progressive Video
15-11
Reserved
0
Reserved
10-0
L7
0-7FFh
Enumerated line number for the L5 field position (see
Interlaced and Progressive Video
). Note that L7 is
not used with the progressive video mode.