PLLC Registers
153
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Phase-Locked Loop Controller (PLLC)
7.3.26 PLLC0 Clock Align Control Register (ALNCTL)
The PLLC0 clock align control register (ALNCTL) indicates which PLL0_SYSCLK
n
needs to be aligned for
proper device operation. ALNCTL is shown in
and described in
Figure 7-27. PLLC0 Clock Align Control Register (ALNCTL)
31
16
Reserved
R-0
15
7
6
5
4
3
2
1
0
Reserved
ALN7
ALN6
ALN5
ALN4
ALN3
ALN2
ALN1
R-3h
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 7-29. PLLC0 Clock Align Control Register (ALNCTL) Field Descriptions
Bit
Field
Value
Description
31-7
Reserved
3h
Reserved
6
ALN7
PLL0_SYSCLK7 needs to be aligned to others selected in this register.
0
No
1
Yes
5
ALN6
PLL0_SYSCLK6 needs to be aligned to others selected in this register.
0
No
1
Yes
4
ALN5
PLL0_SYSCLK5 needs to be aligned to others selected in this register.
0
No
1
Yes
3
ALN4
PLL0_SYSCLK4 needs to be aligned to others selected in this register.
0
No
1
Yes
2
ALN3
PLL0_SYSCLK3 needs to be aligned to others selected in this register.
0
No
1
Yes
1
ALN2
PLL0_SYSCLK2 needs to be aligned to others selected in this register.
0
No
1
Yes
0
ALN1
PLL0_SYSCLK1 needs to be aligned to others selected in this register.
0
No
1
Yes