Registers
1486
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
64-Bit Timer Plus
Table 30-7. Timer Emulation Modes Selection
FREE
SOFT
Emulation Mode
0
0
The timer stops immediately.
0
1
The timer stops when the timer counter value increments and reaches the value in the timer period
register.
1
x
The timer runs free regardless of SOFT bit status.
30.2 Registers
lists the memory-mapped registers for the 64-bit Timer Plus. See your device-specific data
manual for the memory address of these registers. All other register offset addresses not listed in
should be considered as reserved locations and the register contents should not be modified.
Table 30-8. Timer Registers
Offset
Acronym
Register Description
Section
0h
REVID
Revision ID Register
4h
EMUMGT
Emulation Management Register
8h
GPINTGPEN
GPIO Interrupt and GPIO Enable Register
Ch
GPDATGPDIR
GPIO Data and GPIO Direction Register
10h
TIM12
Timer Counter Register 12
14h
TIM34
Timer Counter Register 34
18h
PRD12
Timer Period Register 12
1Ch
PRD34
Timer Period Register 34
20h
TCR
Timer Control Register
24h
TGCR
Timer Global Control Register
28h
WDTCR
Watchdog Timer Control Register
34h
REL12
Timer Reload Register 12
38h
REL34
Timer Reload Register 34
3Ch
CAP12
Timer Capture Register 12
40h
CAP34
Timer Capture Register 34
44h
INTCTLSTAT
Timer Interrupt Control and Status Register
60h
CMP0
Compare Register 0
64h
CMP1
Compare Register 1
68h
CMP2
Compare Register 2
6Ch
CMP3
Compare Register 3
70h
CMP4
Compare Register 4
74h
CMP5
Compare Register 5
78h
CMP6
Compare Register 6