10. Serial Communication Interface
Rev.3.00 Jul. 19, 2007 page 304 of 532
REJ09B0397-0300
Figure 10.24 gives an example of data reception using a multiprocessor format.
0
D0
D1
D7
1
D0
D1
D7
0
1
1
0
1
Start
bit
Stop
bit
Stop
bit
Start
bit
Receive
data (ID1)
Receive
data (data 1)
Mark
(idle state)
MPIE
RDRF
RDR
value
RXI request
MPIE cleared to 0
RDRF cleared to 0
No RXI request
RDR state retained
(a) Data does not match own ID
0
D0
D1
D7
1
D0
D1
D7
0
1
1
0
1
Start
bit
Stop
bit
Stop
bit
Start
bit
Receive
data (ID2)
Receive
data (data 2)
Mark
(idle state)
MPB
MPB
MPB
MPB
MPIE
RDRF
RDR
value
ID1
(b) Data matches own ID
1 frame
1 frame
1 frame
1 frame
ID1
If not own ID,
set MPIE to 1 again
LSI operation
User processing
RXI request
MPIE cleared to 0
RDRF cleared to 0
If own ID, continue
receiving
LSI operation
User processing
RDRF
cleared
to 0
Read data
from RDR
and set
MPIE to 1
again
Data 2
Serial
data
Serial
data
1
1
RXI
request
Read data from RDR
ID2
Read data from RDR
Figure 10.24 Example of Multiprocessor Format Receive Operation
(8-Bit Data, Multiprocessor Bit Added, and 1 Stop Bit)
Summary of Contents for F-ZTAT H8 Series
Page 6: ...Rev 3 00 Jul 19 2007 page iv of xxiv REJ09B0397 0300...
Page 194: ...7 RAM Rev 3 00 Jul 19 2007 page 168 of 532 REJ09B0397 0300...
Page 234: ...8 I O Ports Rev 3 00 Jul 19 2007 page 208 of 532 REJ09B0397 0300...
Page 274: ...9 Timers Rev 3 00 Jul 19 2007 page 248 of 532 REJ09B0397 0300...
Page 352: ...12 A D Converter Rev 3 00 Jul 19 2007 page 326 of 532 REJ09B0397 0300...
Page 561: ......