![Omron CJ1G-CPUxx Instructions Manual Download Page 190](http://html1.mh-extra.com/html/omron/cj1g-cpuxx/cj1g-cpuxx_instructions-manual_742491190.webp)
169
Sequence Output Instructions
Section 3-4
Variations
Note Immediate refreshing is not supported by the CS1D CPU Units.
Applicable Program Areas
Operand Specifications
Description
When S turns ON, the designated bit will go ON and stay ON until reset,
regardless of whether S stays ON or goes OFF. When R turns ON, the desig-
nated bit will go OFF. The relationship between execution conditions and
KEEP(011) bit status is shown below.
Variations
Executed Each Cycle for ON Condition
KEEP(011)
Executed Once for Upward Differentiation
Not supported
Executed Once for Downward Differentiation
Not supported
Immediate Refreshing Specification (See note.)
!KEEP(011)
Block program areas
Step program areas
Subroutines
Interrupt tasks
Not allowed
OK
OK
OK
Area
B
CIO Area
CIO 000000 to CIO 614315
Work Area
W00000 to W51115
Holding Bit Area
H00000 to H51115
Auxiliary Bit Area
A44800 to A95915
Timer Area
---
Counter Area
---
DM Area
---
EM Area without bank
---
EM Area with bank
---
Indirect DM/EM
addresses in binary
---
Indirect DM/EM
addresses in BCD
---
Constants
---
Data Registers
---
Index Registers
---
Indirect addressing
using Index Registers
,IR0 to ,IR15
–2048 to +2047, IR0 to –2048 to +2047, IR15
DR0 to DR15, IR0 to IR15
,IR0+(++) to ,IR15+(++)
,–(– –) IR0 to, –(– –) IR15
Set
Reset
Summary of Contents for CJ1G-CPUxx
Page 3: ...iv N o t i c e ...
Page 5: ...vi ...
Page 21: ...xxii Conformance to EC Directives 6 ...
Page 35: ......
Page 1131: ...1110 CJ series Instruction Execution Times and Number of Steps Section 4 2 ...