![Omron CJ1G-CPUxx Instructions Manual Download Page 169](http://html1.mh-extra.com/html/omron/cj1g-cpuxx/cj1g-cpuxx_instructions-manual_742491169.webp)
148
Sequence Input Instructions
Section 3-3
Example
3-3-4
AND NOT: AND NOT
Purpose
Reverses the status of the specified operand bit and takes a logical AND with
the current execution condition.
Ladder Symbol
Variations
Note
1.
The following variations are supported by only the CS1-H, CJ1-H, or CJ1M
CPU Units: @AND NOT, %AND NOT, !@AND NOT, and !%AND NOT.
2.
Immediate refleshing is not supported by the CS1D CPU Units.
Applicable Program Areas
Operand Specifications
Instruction
Operand
LD
000000
AND
000001
LD
000002
AND
000003
LD
000004
AND NOT
000005
OR LD
---
AND LD
---
OUT
000006
Variations
Creates ON Each Cycle AND NOT Result is ON
AND NOT
Creates ON Once for Upward Differentiation (See
note 1.)
@AND NOT
Creates ON Once for Downward Differentiation (See
note 1.)
%AND NOT
Immediate Refreshing Specification (See note 2.)
!AND NOT
Combined
Variations
Refreshes Input Bit and Creates ON Once for
Upward Differentiation (See note 1.)
!@AND NOT
Refreshes Input Bit and Creates ON Once for
Downward Differentiation (See note 1.)
!%AND NOT
Block program areas
Step program areas
Subroutines
Interrupt tasks
OK
OK
OK
OK
Area
AND NOT bit operand
CIO Area
CIO 000000 to CIO 614315
Work Area
W00000 to W51115
Holding Bit Area
H00000 to H51115
Auxiliary Bit Area
A00000 to A95915
Timer Area
T0000 to T4095
Counter Area
C0000 to C4095
Summary of Contents for CJ1G-CPUxx
Page 3: ...iv N o t i c e ...
Page 5: ...vi ...
Page 21: ...xxii Conformance to EC Directives 6 ...
Page 35: ......
Page 1131: ...1110 CJ series Instruction Execution Times and Number of Steps Section 4 2 ...