![Omron CJ1G-CPUxx Instructions Manual Download Page 165](http://html1.mh-extra.com/html/omron/cj1g-cpuxx/cj1g-cpuxx_instructions-manual_742491165.webp)
144
Sequence Input Instructions
Section 3-3
Example
3-3-2
LOAD NOT: LD NOT
Purpose
Indicates a logical start and creates an ON/OFF execution condition based on
the reverse of the ON/OFF status of the specified operand bit.
Ladder Symbol
Variations
Note
1.
The following variations are supported by only the CS1-H, CJ1-H, or CJ1M
CPU Units: @LD NOT, %LD NOT, !@LD NOT, and !%LD NOT.
2.
Immediate refresing is not supported by the CS1D CPU Units.
Applicable Program Areas
Instruction
Operand
LD
000000
LD
000001
LD
000002
AND
000003
OR LD
---
AND LD
---
LD NOT
000004
AND
000005
OR LD
---
OUT
000100
OR LD
AND LD
OR LD
Bus bar
Starting point of block
Variations
Restarts Logic and Creates ON Each Cycle Operand
Bit is OFF
LD NOT
Restarts Logic and Creates ON Once for Upward
Differentiation (See note 1.)
@LD NOT
Restarts Logic and Creates ON Once for Downward
Differentiation (See note 1.)
%LD NOT
Immediate Refreshing Specification (See note 2.)
!LD NOT
Combined
Variations
Refreshes Input Bit, Restarts Logic, and Creates ON
Once for Upward Differentiation (See note 1.)
!@LD NOT
Refreshes Input Bit, Restarts Logic, and Creates ON
Once for Downward Differentiation (See note 1.)
!%LD NOT
Block program areas
Step program areas
Subroutines
Interrupt tasks
OK
OK
OK
OK
Summary of Contents for CJ1G-CPUxx
Page 3: ...iv N o t i c e ...
Page 5: ...vi ...
Page 21: ...xxii Conformance to EC Directives 6 ...
Page 35: ......
Page 1131: ...1110 CJ series Instruction Execution Times and Number of Steps Section 4 2 ...