Interrupt Controller (CF1_INTC)
MCF51CN128 Reference Manual,
Rev. 6
8-4
Freescale Semiconductor
0x110
6
4
68
Next
TPM1_ch1
TPM1_C1SC[CH1IE]
TPM1_C1SC[CH1F
]
Vtpm1ch1
0x114
6
3
69
Next
TPM1_ch2
TPM1_C2SC[CH1IE]
TPM1_C2SC[CH2F
]
Vtpm1ch2
0x118
6
2
70
Next
TPM1_ovfl
TPM1_SC[TOIE]
TPM1_SC[TOF]
Vtpm1ovf
0x11C
6
1
71
Next
MTIM1_ovfl
MTIM1_TOIE
MTIM1_TOF
0x120
5
7
72
Next
TPM2_ch0
TPM2_C0SC[CH0IE]
TPM2_C0SC[CH0F
]
Vtpm2ch0
0x124
5
6
73
Next
TPM2_ch1
TPM2_C1SC[CH1IE]
TPM2_C1SC[CH1F
]
Vtpm2ch1
0x128
5
5
74
Next
TPM2_ch2
TPM2_C2SC[CH2IE]
TPM2_C2SC[CH2F
]
Vtpm2ch2
0x12C
5
4
75
Next
TPM2_ovfl
TPM2_SC[TOIE]
TPM2_SC[TOF]
Vtpm2ovf
0x130
5
3
76
Next
SPI1
SPI1_C1[SPIE]
SPI1_S[MODF]
SPI1_S[SPRF]
Vspi1
SPI1_C1[SPTIE]
SPI1_S[SPTEF]
0x134
5
2
77
Next
SPI2
SPI2_C1[SPIE]
SPI2_S[MODF]
SPI2_S[SPRF]
Vspi2
SPI2_C1[SPTIE]
SPI2_S[SPTEF]
0x138
5
1
78
MTIM2_ovfl
MTIM2_TOF
MTIM2_TOIE
0x13C
4
7
79
Next
SCI1_err
SCI1_C3[ORIE]
SCI1_S1[OR]
Vsci1err
SCI1_C3[FEIE]
SCI1_S1[FE]
SCI1_C3[NEIE]
SCI1_S1[NF]
SCI1_C3[PEIE]
SCI1_S1[PF]
0x140
4
6
80
Next
SCI1_rx
SCI1_C2[RIE]
SCI1_S1[RDRF]
Vsci1rx
SCI1_C2[ILIE]
SCI1_S1[IDLE]
SCI1_BDH[LBKDIE]
SCI1_S2[LBKDIF]
SCI1_BDH[RXEDGIE]
SCI1_S2[RXEDGIF
]
0x144
4
5
81
Next
SCI1_tx
SCI1_C2[TCIE]
SCI1_S1[TC]
Vsci1tx
SCI1_C2[TIE]
SCI1_S1[TDRE]
Table 8-2. MC51CN128 Series Exception and Interrupt Vector Table (continued)
Vector
Address
Offset
In
te
rru
pt Le
v
e
l
Priorit
y
V
ector
Number
Stacked
Program
Counter
Vector Description
Enable
Source
Vector
Name