32
DDR2(+LP) Compliance Testing Methods of Implementation
Contents
tIS(base) - Address and Control Input Setup Time - Test Method of Implementation
300
300
Test Definition Notes from the Specification
300
300
301
301
301
tIH(base) - Address and Control Input Hold Time - Test Method of Implementation
302
302
Test Definition Notes from the Specification
302
302
303
303
303
tIS(derate), Address and Control Input Setup Time with Derating Support - Test Method of
304
304
Test Definition Notes from the Specification
304
309
310
310
tIH(derate), Address and Control Input Hold Time with Derating Support - Test Method of
311
311
Test Definition Notes from the Specification
311
316
317
317
tVAC (CS, CA), Time Above VIH(AC)/Below VIL(AC) - Test Method of Implementation
318
318
Test Definition Notes from the Specification
318
318
318
319
tIPW, Address and Control Input Pulse Width - Test Method of Implementation
320
320
Test Definition Notes from the Specification
320
320
321
321
321
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...