3
Measurement Clock Tests
42
DDR2(+LP) Compliance Testing Methods of Implementation
4 Continue with the same procedures until the average of the last thirteen periods (188-200) is
compared to the average for periods 1-200.Continue with the same procedures until the average
of the last thirteen periods (188-200) is compared to the average for periods 1-200.
5 Slide the window by one and start comparing the average of periods 2-14 and end by comparing
the average of periods 189-201.
6 Slide the window by one again and repeat the same procedures.
7 Calculate the compliance upper and lower limits for tERR(13per):
Upper limit = {1 + 0.68ln(n)} * t
JIT
(per),max. (where n=13)
Lower limit = {1 + 0.68ln(n)} * t
JIT
(per),min. (where n=13)
NOTE: t
JIT
(per),max and t
JIT
(per),min vary depending on the speed grade selected.
8 Check all tERR(13per) results for the smallest and largest values (worst case values).
9 Compare the worst case tERR(13per) results to the compliance test limit.
10 Perform the same procedure for tERR(14per) through tERR(50per).
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...