6
Single-Ended Signals VIH/VIL (Data, Mask) Tests
116
DDR2(+LP) Compliance Testing Methods of Implementation
V
ILDQ(DC)
- Test Method of Implementation
V
ILDQ(DC)
- DC Input Logic Low (Data, Mask).
The purpose of this test is to verify that the histogram max low level voltage value of the test signal
within a valid sampling window is within the conformance limits of the V
ILDQ(DC)
value specified in the
JEDEC specification.
The value of V
REF
(which directly affects the conformance upper limit) is set to 0.6V for the
compliance limit set used. You may choose to use the User Defined Limit feature in the application to
perform this test against a customized test limit set based on different values of V
REF
.
The value of V
SSQ
(which directly affects the conformance lower limit) is set to 0V for the compliance
limit set used. You may choose to use the User Defined Limit feature in the application to perform
this test against a customized test limit set based on different values of V
SSQ
.
Signals of Interest
Mode Supported: LPDDR2 only
Signal cycle of interest: WRITE
Signal(s) of Interest:
• Data Signals (supported by Data Strobe Signals) OR
• Data Mask Signals (supported by Data Strobe Signals)
Signals required to perform the test on the oscilloscope:
• Pin Under Test, PUT - any signal of interest, as defined above.
• Supporting Pin - Data Strobe Signals
Test Definition Notes from the Specification
Test References
See Table 76 - Single-ended AC and DC Input Levels for DQ and DM in the
JESD209-2B
.
PASS Condition
The maximum value of the test signal from tDS before the DQS midpoint to tDH after the DQS
midpoint for the low level voltage shall be less than or equal to the maximum V
ILDQ(DC)
value.
Table 74
Single-ended AC and DC Input Levels for DQ and DM
Symbol
Parameter
LPDDR2-1066 to LPDDR2-466
LPDDR2-400 to LPDDR2-200
Units
Notes
Min
Max
Min
Max
V
ILDQ(DC)
DC input logic LOW
V
SSQ
V
REF
- 0.130
V
SSQ
V
REF
- 0.200
V
1
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...