DDR2(+LP) Compliance Testing Methods of Implementation
67
Single-Ended Signals AC Input Parameters Tests
4
PASS Condition
The high level voltage of DQS shall be greater than or equal to the minimum V
IH(DC)
value.
Measurement Algorithm
1 Acquire and split read and write burst of the acquired signal. (See notes on DDR read/write
separation).
2 Take the first valid WRITE burst found.
3 Find all valid Strobe positive pulse in the said burst. A valid Strobe positive pulse starts at V
ref
crossing at valid Strobe rising edge (See notes on threshold) and end at V
ref
crossing at following
valid Strobe falling edge (See notes on threshold).
4 For valid Strobe positive pulse #1, zoom on the pulse so that it appears on oscilloscope main
screen and perform V
TOP
measurement. Take result from V
TOP
measurement as V
IH(DC)
value.
5 Continue previous step with the rest of found valid Strobe positive pulse in the said burst.
6 Determine the worst result from the set of V
IH(DC)
measured.
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...