17
Command and Address Timing (CAT) Tests
306
DDR2(+LP) Compliance Testing Methods of Implementation
Table 213
Derating Values for DDR2-667, DDR2-800
tIS, tIH Derating Values for DDR2-667, DDR2-800
CK, CK Differential Slew Rate
2.0 V/ns
1.5 V/ns
1.0 V/ns
∆
tIS
∆
tIH
∆
tIS
∆
tIH
∆
tIS
∆
tIH
Units
Notes
Command/Address
Slew Rate V/ns
4.0
150
94
180
124
210
154
ps
1
3.5
143
89
173
119
203
149
3.0
133
83
163
113
193
143
2.5
120
75
150
105
180
135
2.0
100
45
130
75
160
105
1.5
67
21
97
51
127
81
1.0
0
0
30
30
60
60
0.9
-5
-14
25
16
55
46
0.8
-13
-31
17
-1
47
29
0.7
-22
-54
8
-24
38
6
0.6
-34
-83
-4
-53
26
-23
0.5
-60
-125
-30
-95
0
-65
0.4
-100
-188
-70
-158
-40
-128
0.3
-168
-292
-138
-262
-108
-232
0.25
-200
-375
-170
-345
-140
-315
0.2
-325
-500
-295
-470
-265
-440
0.15
-517
-708
-487
-678
-457
-648
0.1
-1000
-1125
-970
-1095
-940
-1065
Table 214
Timing Parameters by Speed Grade (DDR2-1066)
Parameter
Symbol
DDR2-1066
Units
Specific Notes
Min
Max
Address and control input setup time
tIS(base)
125
x
ps
5,7,9,19,24
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...