DDR2(+LP) Compliance Testing Methods of Implementation
137
Single-Ended Signals Overshoot/Undershoot Tests
9
Table 83
AC Overshoot Specification for Address and Control Pins (DDR2-1066)
A0-A15, BA0-BA2, CS, RAS, CAS, WE, CKE, ODT
Parameter
Specification
DDR2-1066
Maximum peak amplitude allowed for overshoot area
0.5(0.9)
1
V
Maximum overshoot area above V
DD
0.5 V-ns
Table 84
AC Overshoot Specification for Clock, Data, Strobe and Mask Pins (DDR2-1066)
DQ, (U/L/R)DQS, (U/L/R)DQS, DM, CK, CK
Parameter
Specification
DDR2-1066
Maximum peak amplitude allowed for overshoot area
0.5 V
Maximum overshoot area above V
DDQ
0.19 V-ns
Table 85
LPDDR2 AC Overshoot/Undershoot Specification
Parameter
1066
933
800
677
533
466
400
333
266
200
Unit
Maximum peak amplitude
allowed for overshoot area
Max
0.35
V
Maximum peak amplitude
allowed for undershoot area
Max
0.35
V
Maximum area above V
DD
Max
0.15
0.17
0.20
0.24
0.30
0.35
0.40
0.48
0.60
0.80
V-ns
Maximum area below V
SS
Max
0.15
0.17
0.20
0.24
0.30
0.35
0.40
0.48
0.60
0.80
V-ns
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...