17
Command and Address Timing (CAT) Tests
308
DDR2(+LP) Compliance Testing Methods of Implementation
Table 217
Derating Values LPDDR2 tIS/tIH - AC/DC based AC220
∆
tIS,
∆
tIH derating in [ps] AC/DC based
AC220 Threshold -> V
IH(AC)
= V
REF(DC)
+ 220mV, V
IL(AC)
= V
REF(DC)
- 220mV
DC130 Threshold -> V
IH(DC)
= V
REF(DC)
+ 130mV, V
IL(DC)
= V
REF(DC)
- 130mV
CK_t, CK_c Differential Slew Rate
4.0 V/ns
3.0 V/ns
2.0 V/ns
1.8 V/ns
∆
tIS
∆
tIH
∆
tIS
∆
tIH
∆
tIS
∆
tIH
∆
tIS
∆
tIH
CA, CS_n Slew
Rate V/ns
2.0
110
65
110
65
110
65
-
-
1.5
74
43
73
43
73
43
89
59
1.0
0
0
0
0
0
0
16
16
0.9
-
-
-3
-5
-3
-5
13
11
0.8
-
-
-
-
-8
-13
8
3
0.7
-
-
-
-
-
-
2
-6
0.6
-
-
-
-
-
-
-
-
0.5
-
-
-
-
-
-
-
-
0.4
-
-
-
-
-
-
-
-
∆
tIS,
∆
tIH derating in [ps] AC/DC based
AC220 Threshold -> V
IH(AC)
= V
REF(DC)
+ 220mV, V
IL(AC)
= V
REF(DC)
- 220mV
DC130 Threshold -> V
IH(DC)
= V
REF(DC)
+ 130mV, V
IL(DC)
= V
REF(DC)
- 130mV
CK_t, CK_c Differential Slew Rate
1.6 V/ns
1.4 V/ns
1.2 V/ns
1.0 V/ns
∆
tIS
∆
tIH
∆
tIS
∆
tIH
∆
tIS
∆
tIH
∆
tIS
∆
tIH
CA, CS_n Slew
Rate V/ns
2.0
-
-
-
-
-
-
-
-
1.5
-
-
-
-
-
-
-
-
1.0
32
32
-
-
-
-
-
-
0.9
29
27
45
43
-
-
-
-
0.8
24
19
40
35
56
55
-
-
0.7
18
10
34
26
50
46
66
78
0.6
10
-3
26
13
42
33
58
65
0.5
-
-
4
-4
20
16
36
48
0.4
-
-
-
-
-7
2
17
34
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...