DDR2(+LP) Compliance Testing Methods of Implementation
39
Measurement Clock Tests
3
Test References
See Specific Note 35 in the
JEDEC Standard JESD79-2E,
Specific Note 30 in the
JESD208
and Table
103 in the
JESD209-2B.
Pass Condition
The tERR measurement value should be within the conformance limits as specified in the JEDEC
specification.
Table 10
LPDDR2 AC Timing Table
Parameter
Symbol
Min
Max
Min
t
CK
LPDDR2
Unit
1066
933
800
677
533
466*
5
400
333
266*
5
200*
5
Max.
Frequency
*4
533
466
400
333
266
233
200
166
133
100
MHz
Clock Timing
Cumulative
error across 2
cycles
t
JIT
(2 per),
allowed
Min
-132
-140
-147
-162
-177
-191
-206
-221
-265
-368
ps
Max
132
140
147
162
177
191
206
221
265
368
Cumulative
error across 3
cycles
t
JIT
(3 per),
allowed
Min
-157
-166
-175
-192
-210
-227
-245
-262
-314
-437
ps
Max
157
166
175
192
210
227
245
262
314
437
Cumulative
error across 4
cycles
t
JIT
(4 per),
allowed
Min
-175
-185
-194
-214
-233
-253
-272
-291
-350
-486
ps
Max
175
185
194
214
233
253
272
291
350
486
Cumulative
error across 5
cycles
t
JIT
(5 per),
allowed
Min
-188
-199
-209
-230
-251
-272
-293
-314
-377
-524
ps
Max
188
199
209
230
251
272
293
314
377
524
Cumulative
error across 6
cycles
t
JIT
(6 per),
allowed
Min
-200
-211
-222
-244
-266
-288
-311
-333
-399
-555
ps
Max
200
211
222
244
266
288
311
333
399
555
Cumulative
error across 7
cycles
t
JIT
(7 per),
allowed
Min
-209
-221
-232
-256
-279
-302
-325
-248
-418
-581
ps
Max
209
221
232
256
279
302
325
248
418
581
Cumulative
error across 8
cycles
t
JIT
(8 per),
allowed
Min
-217
-229
-241
-256
-290
-314
-338
-362
-435
-604
ps
Max
217
229
241
256
290
314
338
362
435
604
Cumulative
error across 9
cycles
t
JIT
(9 per),
allowed
Min
-224
-237
-249
-274
-299
-324
-349
-374
-449
-624
ps
Max
224
237
249
274
299
324
349
374
449
624
Cumulative
error across 10
cycles
t
JIT
(10 per),
allowed
Min
-231
-244
-257
-282
-308
-334
-359
-385
-462
-641
ps
Max
231
244
257
282
308
334
359
385
462
641
Cumulative
error across 11
cycles
t
JIT
(11 per),
allowed
Min
-237
-250
-263
-289
-316
-342
-368
-395
-474
-658
ps
Max
237
250
263
289
316
342
368
395
474
658
Cumulative
error across 12
cycles
t
JIT
(12 per),
allowed
Min
-242
-256
-269
-296
-323
-350
-377
-403
-484
-672
ps
Max
242
256
269
296
323
350
377
403
484
672
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...