DDR2(+LP) Compliance Testing Methods of Implementation
253
Data Strobe Timing (DST) Tests
15
Measurement Algorithm
1 Acquire and split read and write burst of the acquired signal.
2 Take the first valid WRITE burst found.
3 Find all of the rising/falling DQS crossings at the V
IHdiff(AC)
and V
ILdiff(AC)
levels in this burst.
4 tDVAC(Strobe) is the time interval starting from a DQS rising V
IHdiff(AC)
crossing point and ending
at the following DQS falling V
IHdiff(AC)
crossing point.
5 tDVAC(Strobe) is also the time interval starting from a DQS falling V
ILdiff(AC)
crossing point and
ending at the following DQS rising V
ILdiff(AC)
crossing point.
6 Collect all tDVAC(Strobe) results.
7 Determine the worst result from the set of tDVAC(Strobe) measured.
8 Report the worst result from the set of tDVAC(Strobe) measured. No compliance limit checking is
performed for this test. You need to manually check the test status (pass/fail) of this test based
on the worst tDVAC(Strobe) and the slew rate reported.
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...