8
Single-Ended Signals AC parameter tests for Clocks
132
DDR2(+LP) Compliance Testing Methods of Implementation
V
ILCKE
Test - Input Logic Low (Clock Enable) - Test Method of Implementation
The purpose of this test is to verify that the mode of histogram of the low level voltage value of the
test signal within a valid sampling window is lower than the conformance maximum limits of the
V
ILCKE
value specified in the JEDEC specification.
The value of V
DDCA
which directly affect the conformance maximum limit is set to 1.2V for the
compliance limit set used. User may choose to use the UDL (User Defined Limit) feature in the
application to perform this test against a customize test limit set based on different values of V
DDCA
.
Signals of Interest
Mode Supported: LPDDR2 only
Signal cycle of interest: WRITE
Required Read/Write separation: NO
Signal(s) of Interest:
• Clock Enable Signal
Signals required to perform the test on the oscilloscope:
• Pin Under Test, PUT - any of the signal of interest defined above
Test Definition Notes from the Specification
Test References
See Table 75 - Single-ended AC and DC Input Levels for CKE in the
JESD209-2B
.
PASS Condition
The mode value for the low level voltage shall be less than or equal to the minimum V
ILCKE
value.
Measurement Algorithm
1 Sample/acquire signal data.
2 Find all valid negative pulses. A valid negative pulse starts at V
REF
crossing at valid falling edge
and end at V
REF
crossing at the following rising valid edge (See notes on threshold).
3 Zoom in on the first valid negative pulse and perform V
BASE
measurement. Take the V
BASE
measurement results as V
ILCKE
value.
4 Continue the previous step with another 9 valid positive pulses.
5 Determine the worst result from the set of V
ILCKE
measured.
Table 80
LPDDR2 Single-ended AC and DC Input Levels for CKE
Symbol
Parameter
Min
Max
Units
Notes
V
ILCKE
CKE Input Low Level
Note 1
0.2 * V
DDCA
V
1
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...