4
Single-Ended Signals AC Input Parameters Tests
96
DDR2(+LP) Compliance Testing Methods of Implementation
V
OH(DC)
- Test Method of Implementation
V
OH(DC)
- Single-ended DC Output Logic High Voltage.
The purpose of this test is to verify that the high level voltage value of the test signal within a valid
sampling window must be within the conformance limit of the V
OH(DC)
value as specified in the
JEDEC specification.
The value of V
DDQ
(which directly affects the conformance limit) is set to 1.2V for the compliance
limit set used. You may choose to use the User Defined Limit feature in the application to perform
this test against a customized test limit set based on different values of V
DDQ
.
Signals of Interest
Mode Supported: LPDDR2 only
Signal cycle of interest: READ
Signal(s) of Interest:
• Data Signal (supported by Data Strobe Signal) OR
• Data Strobe Signal (supported by Data Signal)
Signals required to perform the test on the oscilloscope:
• Pin Under Test, PUT - any signal of interest, as defined above
• Supporting Pin
Test Definition Notes from the Specification
Test References
See Table 82 - Single-ended AC and DC Output Levels in the
JESD209-2B
.
PASS Condition
The worst measured V
OH(DC)
shall be within the specification limit.
Measurement Algorithm
1 Acquire and split read and write bursts of the acquired signal.
2 Take the first valid READ burst found.
3 Find all valid signal positive pulses in this burst. A valid signal positive pulse starts at the V
REF
crossing on a valid signal rising edge and ends at the V
REF
crossing on the following valid signal
falling edge.
4 For the first valid positive pulse, zoom in on the pulse so that it appears on the oscilloscope’s
display and perform the V
TOP
measurement. Take the V
TOP
measurement result as the V
OH(DC)
value.
5 Continue the previous step for the rest of the valid signal positive pulses that were found in the
burst.
6 Determine the worst result from the set of V
OH(DC)
measured.
Table 64
LPDDR2 Single-ended AC and DC Output Levels
Symbol
Parameter
LPDDR2-1066 to LPDDR2-200
Units
Notes
V
OH(DC)
DC output high measurement level (for IV curve linearity)
0.9 x V
DDQ
V
1
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...