DDR2(+LP) Compliance Testing Methods of Implementation
331
Custom Mode Read-Write Eye-Diagram Tests
18
User Defined Real-Time Eye Diagram Test for Read Cycle Method of Implementation
The Advanced Debug Mode Read-Write Eye Diagram test can be divided into two sub-tests. One of
them is the User Defined Real-Time Eye Diagram Test for Read Cycle. There is no available
specification on the eye test in JEDEC
specifications. Mask testing is definable by the customers for
their evaluation tests purpose. The purpose of this test is to automate all the required setup
procedures in order to generate an eye diagram for the DDR2 data READ cycle. This additional
feature of mask test allows you to perform evaluation and debugging on the created eye diagram.
The test will show a fail status if the total failed waveforms is greater than 0.
Signals of Interest
Signal cycle of interest: READ
Signal(s) of Interest:
• Data Signal (supported by Data Strobe Signal)
Signals required to perform the test on the oscilloscope:
• Pin Under Test, PUT - DQ Signal
• Supporting Pin - DQS Signal
Measurement Algorithm
1 Use the Setup time and Hold time to find and capture the Read cycle.
2 Setup the oscilloscope to generate eye diagram.
3 Start the mask test.
4 Loop until the number of required waveforms is acquired.
5 Obtain and display the total failed waveforms as the test result.
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...