Keysight D9020DDRC DDR2(+LP) Compliance Test Application
Compliance Testing Methods of Implementation
17
Command and Address
Timing (CAT) Tests
Probing for Command Address Timing Tests / 298
tIS(base) - Address and Control Input Setup Time - Test Method of Implementation / 300
tIH(base) - Address and Control Input Hold Time - Test Method of Implementation / 302
tIS(derate), Address and Control Input Setup Time with Derating Support - Test Method of
Implementation / 304
tIH(derate), Address and Control Input Hold Time with Derating Support - Test Method of Implementation
/ 311
tVAC (CS, CA), Time Above VIH(AC)/Below VIL(AC) - Test Method of Implementation / 318
tIPW, Address and Control Input Pulse Width - Test Method of Implementation / 320
tISCKE, CKE Input Setup Time - Test Method of Implementation / 322
tIHCKE, CKE Input Hold Time - Test Method of Implementation / 323
tISCKEb, CKE Input Setup Time (Boot Parameter) - Test Method of Implementation / 324
tIHCKEb, CKE Input Hold Time (Boot Parameter) - Test Method of Implementation / 325
This section provides the Methods of Implementation (MOIs) for Command and Address Timing tests
using a Keysight 80000B or 90000A Series Infiniium oscilloscope, recommended InfiniiMax 116xA or
113xA probe amplifiers, differential solder-in probe head and the DDR2(+LP) Compliance
Test Application.
NOTE
Both XYZ# and XYZ are referring to compliment. Thus, CK# is the same as CK.
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...